On-line digital compensation of analog circuit imperfections for cascaded Sigma Delta modulators

被引:3
|
作者
Wiesbauer, A
Temes, GC
机构
来源
1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS | 1996年
关键词
D O I
10.1109/AMICD.1996.569394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-bit cascaded Sigma Delta modulators are known to suffer from performance degradation caused by analog circuit imperfections. In this paper, a method is introduced for the adaptive digital on-line compensation of linear; errors, such as finite op-amp gain and capacitor mismatch, The method is discussed by considering a two-stage 3(rd)-order multi-bit switched-capacitor modulator, Simulations show that nearly perfect compensation cars be achieved with only slightly increased hardware complexity. Realizing the considered modulator without digital compensation would require at least 80 dB op-amp gain and capacitor accuracy better than 0.05%, and comparably difficult specifications on op-amp settling, The analog circuit requirements are relaxed by the adaptation to 54 dB op-amp gain, 0.4% capacitor accuracy and 1% op-amp settling, which are readily attainable.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [41] Comparative Study of the MASH Digital Delta-Sigma Modulators
    Xu, Tao
    Condon, Marissa
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 196 - 199
  • [42] Digital Calibration of Capacitor Mismatch in Sigma-Delta Modulators
    Lee, Seung-Chul
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) : 690 - 698
  • [43] On randomization of digital delta-sigma modulators with DC inputs
    Borkowski, Maciej Jan
    Kostamovaara, Juha
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3770 - +
  • [44] Scaling of analogue-to-digital sigma-delta modulators
    Salama, AE
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1996, 81 (02) : 113 - 123
  • [45] A general formulation of analog-to-digital converters using parallel sigma-delta modulators and modulation sequences
    Blad, Anton
    Johansson, Hakan
    Lowenborg, Per
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 438 - +
  • [46] An interleaved delta-sigma analog to digital converter with digital correction
    Nguyen, VT
    Loumeau, P
    Naviner, JF
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 4193 - 4193
  • [47] A CT MASH ΣΔ Modulator with Adaptive Digital Tuning for Analog Circuit Imperfections
    Wang, Jipeng
    Jalali-Farahani, Bahar
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 646 - 649
  • [48] A direct synthesis method of cascaded continuous-time sigma-delta modulators
    Tortosa, R
    de la Rosa, JM
    Rodríguez-Vázquez, A
    Fernández, FV
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5585 - 5588
  • [49] Systematic approach to the synthesis of continuous-time cascaded sigma-delta modulators
    Keller, Matthias
    Buhmann, Alexander
    Ortmanns, Maurits
    Manoli, Yiannos
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 155 - 164
  • [50] A high performance class-D amplifier with cascaded Sigma-Delta Modulators
    Trehan, C
    Chao, KS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 345 - 348