On-line digital compensation of analog circuit imperfections for cascaded Sigma Delta modulators

被引:3
|
作者
Wiesbauer, A
Temes, GC
机构
来源
1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS | 1996年
关键词
D O I
10.1109/AMICD.1996.569394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-bit cascaded Sigma Delta modulators are known to suffer from performance degradation caused by analog circuit imperfections. In this paper, a method is introduced for the adaptive digital on-line compensation of linear; errors, such as finite op-amp gain and capacitor mismatch, The method is discussed by considering a two-stage 3(rd)-order multi-bit switched-capacitor modulator, Simulations show that nearly perfect compensation cars be achieved with only slightly increased hardware complexity. Realizing the considered modulator without digital compensation would require at least 80 dB op-amp gain and capacitor accuracy better than 0.05%, and comparably difficult specifications on op-amp settling, The analog circuit requirements are relaxed by the adaptation to 54 dB op-amp gain, 0.4% capacitor accuracy and 1% op-amp settling, which are readily attainable.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [21] A power optimized decimator architecture for cascaded Sigma-Delta analog-to-digital converters
    Becker, M
    Heiber, K
    Ortmanns, M
    Manoli, Y
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 798 - 801
  • [22] Superconducting modulators for high dynamic range delta-sigma analog-to-digital converters
    Northrop Grumman Science and, Technology Cent, Pittsburgh, United States
    IEEE Trans Appl Supercond, 2 III (3157-3160):
  • [23] Superconducting modulators for high dynamic range delta-sigma analog-to-digital converters
    Worsham, AH
    Miller, DL
    Dresselhaus, PD
    Miklich, AH
    Przybysz, JX
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3157 - 3160
  • [24] 3RD-ORDER CASCADED SIGMA-DELTA MODULATORS
    WILLIAMS, LA
    WOOLEY, BA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (05): : 489 - 498
  • [25] Design of cascaded continuous-time sigma-delta modulators
    Paton, Susana
    Sanchez-Renedo, Manuel
    Hernandez, Luis
    Prefasi, Enrique
    Wiesbauer, Andreas
    Di Giandomenico, Antonio
    Segundo, David San
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 50 - +
  • [26] An H∞ approach for robust calibration of cascaded sigma-delta modulators
    Yang, Fuwen
    Gani, Mahbub
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (02) : 625 - 634
  • [27] Digital compensation of analog circuit imperfections in a 2-stage 6th order Σ-Δ modulator
    Davis, AJ
    Fischer, G
    Albrecht, HH
    Hess, J
    MEASUREMENT, 2000, 28 (02) : 93 - 104
  • [28] Implementation of a loss-optimized Decimator for cascaded Sigma-Delta Analog-to-Digital Converters
    Becker, M.
    Lotze, N.
    Becker, J.
    Ortmanns, M.
    Manoli, Y.
    ADVANCES IN RADIO SCIENCE, 2005, 3 : 389 - 393
  • [29] Design of H-infinity correction filters for cascaded sigma delta modulators
    Gani, MR
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 76 - 79
  • [30] STF Behaviour in Optimised for ELD Cascaded CT Delta-Sigma Modulators
    Angus, Andrew C. R.
    Reekie, H. Martin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 57 - 60