On-line digital compensation of analog circuit imperfections for cascaded Sigma Delta modulators

被引:3
|
作者
Wiesbauer, A
Temes, GC
机构
来源
1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS | 1996年
关键词
D O I
10.1109/AMICD.1996.569394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-bit cascaded Sigma Delta modulators are known to suffer from performance degradation caused by analog circuit imperfections. In this paper, a method is introduced for the adaptive digital on-line compensation of linear; errors, such as finite op-amp gain and capacitor mismatch, The method is discussed by considering a two-stage 3(rd)-order multi-bit switched-capacitor modulator, Simulations show that nearly perfect compensation cars be achieved with only slightly increased hardware complexity. Realizing the considered modulator without digital compensation would require at least 80 dB op-amp gain and capacitor accuracy better than 0.05%, and comparably difficult specifications on op-amp settling, The analog circuit requirements are relaxed by the adaptation to 54 dB op-amp gain, 0.4% capacitor accuracy and 1% op-amp settling, which are readily attainable.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [31] Systematic approach to the synthesis of continuous-time cascaded sigma–delta modulators
    Matthias Keller
    Alexander Buhmann
    Maurits Ortmanns
    Yiannos Manoli
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 155 - 164
  • [32] On the synthesis and optimization of cascaded continuous-time Sigma-Delta modulators
    Keller, M.
    Buhmann, A.
    Kuderer, M.
    Manoli, Y.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 293 - 297
  • [33] ON-LINE DIGITAL INTEGRATION OF ANALOG SIGNALS
    KLEIN, ML
    MORGAN, HC
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1956, 27 (03): : 177 - 177
  • [34] OLDAS - ON-LINE DIGITAL ANALOG SIMULATOR
    CULLEN, RP
    GREEN, DT
    SIMULATION, 1971, 17 (05) : 177 - &
  • [35] Sigma delta analog to digital converters with adaptive quantization
    Ramesh, MC
    Chao, KS
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 22 - 25
  • [36] Design and implementation of sigma–delta digital to analog converter
    D D Sonika
    R N Neema
    Sādhanā, 2018, 43
  • [37] Pipelined delta sigma modulator analog to digital converter
    Ren, Saiyu
    Siferd, Ray
    Blumgold, Robert
    Emami, Nima
    Gillen, Robert
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 114 - +
  • [38] Extra Loop Delay Compensation for Hybrid Delta-Sigma Modulators
    Hirai, Yusaku
    Ohara, Kenji
    Matsuoka, Toshimasa
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2353 - 2356
  • [39] DAC compensation for continuous-time delta-sigma modulators
    Tiew, KT
    Chen, Y
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3680 - 3683
  • [40] Spurious Tones in Digital Delta Sigma Modulators with Pseudorandom Dither
    Kennedy, Michael Peter
    Fitzgibbon, Brian
    Dobmeier, Kerry
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2747 - 2750