On-line digital compensation of analog circuit imperfections for cascaded Sigma Delta modulators

被引:3
|
作者
Wiesbauer, A
Temes, GC
机构
关键词
D O I
10.1109/AMICD.1996.569394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-bit cascaded Sigma Delta modulators are known to suffer from performance degradation caused by analog circuit imperfections. In this paper, a method is introduced for the adaptive digital on-line compensation of linear; errors, such as finite op-amp gain and capacitor mismatch, The method is discussed by considering a two-stage 3(rd)-order multi-bit switched-capacitor modulator, Simulations show that nearly perfect compensation cars be achieved with only slightly increased hardware complexity. Realizing the considered modulator without digital compensation would require at least 80 dB op-amp gain and capacitor accuracy better than 0.05%, and comparably difficult specifications on op-amp settling, The analog circuit requirements are relaxed by the adaptation to 54 dB op-amp gain, 0.4% capacitor accuracy and 1% op-amp settling, which are readily attainable.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [1] Adaptive compensation of analog circuit imperfections for cascaded Sigma Delta modulators
    Wiesbauer, A
    Temes, GC
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1073 - 1077
  • [2] Adaptive compensation of analog circuit imperfections for cascaded delta-sigma ADCS
    Sun, T
    Wiesbauer, A
    Temes, GC
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 405 - 407
  • [3] Noyel wideband cascaded sigma-delta modulator with digital on-line calibration
    Chiang, Jen-Shiun
    Chang, Teng-Hung
    Recent Advances in Circuits, Systems and Signal Processing, 2002, : 89 - 92
  • [4] Analysis of digital gain error compensation in continuous-time cascaded Sigma-Delta modulators
    Keller, Matthias
    Buhmann, Alexander
    Ortmanns, Maurits
    Manoli, Yiannos
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1874 - 1877
  • [5] On-line calibration and digital correction of multi-bit sigma-delta modulators
    Fornasari, A
    Borghetti, F
    Malcovati, P
    Maloberti, F
    2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 184 - 187
  • [6] All-Digital Transmitter based on Cascaded Delta-Sigma Modulators for Relaxing the Analog Filtering Requirements
    Dinis, Daniel C.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 145 - 148
  • [7] Robust digital correction of analog errors in cascaded sigma delta converters
    Gani, MR
    MEASUREMENT, 2005, 37 (04) : 310 - 319
  • [8] Digital-to-Analog Converters Based on Delta-Sigma Modulators
    M. S. Enuchenko
    A. S. Korotkov
    Journal of Communications Technology and Electronics, 2022, 67 : 1 - 16
  • [9] Digital-to-Analog Converters Based on Delta-Sigma Modulators
    Enuchenko, M. S.
    Korotkov, A. S.
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2022, 67 (01) : 1 - 16
  • [10] Digital correction of circuit imperfections in cascaded Σ-Δ modulators composed of 1ST-order sections
    Davis, AJ
    Fischer, G
    Albrecht, HH
    Hess, J
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 689 - 692