Transition Delay Fault Testing of 3D ICs with IR-Drop Study

被引:0
|
作者
Panth, Shreepad [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In order to ensure the correctness of 3D ICs, they need to be tested both before and after their individual dies are bonded. All previous works in the area of 3D IC testing consider only stuck-at fault testing. However, 3D ICs also need to be tested for delay defects. In this work, we present a transition delay test infrastructure that can be used to test a 3D IC both before and after bonding. Furthermore, we present a methodology to test the through silicon vias (TSVs) after bonding, without necessitating regeneration of test patterns. Results show that the overhead involved is negligible. In addition, at-speed testing of circuits can suffer from large IR drop problems. In this paper, we also study the IR drop of 3D ICs during transition delay fault testing. We study how different configurations of probe pads affect the pre-bond IR drop. We also study how this IR drop changes from the pre-bond to the post-bond case.
引用
收藏
页码:270 / 275
页数:6
相关论文
共 50 条
  • [1] A Novel IR-Drop Tolerant Transition Delay Fault Test Pattern Generation Procedure
    Ahmed, Nisar
    Tehranipoor, Mohammad
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 150 - 159
  • [2] P/G TSV Planning for IR-drop Reduction in 3D-ICs
    Wang, Shengcheng
    Firouzi, Farshad
    Oboril, Fabian
    Tahoori, Mehdi B.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [3] Effect of IR-Drop on path delay testing using statistical analysis
    Liu, Chunsheng
    Wu, Yang
    Huang, Yu
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 245 - +
  • [4] Layout-aware, IR-drop tolerant transition fault pattern generation
    Lee, Jeremy
    Narayan, Sumit
    Kapralos, Mike
    Tehranipoor, Mohammad
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1014 - 1019
  • [5] A case study of IR-drop in structured At-speed testing
    Saxena, J
    Butler, KM
    Jayaram, VB
    Kundu, S
    Arvind, NV
    Sreeprakash, P
    Hachinger, M
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1098 - 1104
  • [6] Modeling of IR-Drop Induced Delay Fault in CNT and GNR Power Distribution Networks
    Das, Debaprasad
    Rahaman, Hafizur
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [7] IR-Drop Analysis of Hybrid Bonded 3D-ICs with Backside Power Delivery and μ- & n- TSVs
    Sisto, G.
    Chehab, B.
    Genneret, B.
    Baert, R.
    Chen, R.
    Weckx, P.
    Ryckaert, J.
    Chou, R.
    van der Plas, G.
    Beyne, E.
    Milojevic, D.
    IITC2021: 2021 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2021,
  • [8] Testing and Fault-Localization Solutions for Monolithic 3D ICs
    Chaudhuri, Arjun
    Chakrabarty, Krishnendu
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [9] MIRID: Mixed-Mode IR-Drop Induced Delay Simulator
    Jiang, J.
    Aparicio, M.
    Comte, M.
    Azais, F.
    Renovell, M.
    Polian, I.
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 177 - 182
  • [10] IR-Drop in On-Chip Power Distribution Networks of ICs With Nonuniform Power Consumption
    Rius, Josep
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 512 - 522