Low Power Testable Reversible Combinational Circuits

被引:0
|
作者
Syamala, Y. [1 ]
Tilak, A. V. N. [1 ]
Srilakshmi, K. [1 ]
Chowdary, Anil T. [2 ]
机构
[1] Gudlavalleru Engn Coll, Elect & Commun Engn, Gudlavalleru, India
[2] KL Univ, Elect & Commun Engn, Vijayawada, India
关键词
fault coverage; fault models; gated clock scheme; gate and physical level testing; Low power design;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Testable fault tolerant systems are becoming important for low power electronics circuits. Due to advancement of semiconductor manufacturing technology the requirements for Automatic Test equipment (ATE) has considerably increased. As a result, one of the Design for Testability (DFT) techniques such as Built-In-Self-Test (BIST) is becoming essential part of any high speed low power VLSI design. Conversely, reversible logic is one of the alternative to irreversible logic as there is no loss of bit information from input to output. A low power reversible BIST test pattern generator which provides test vectors to reduce switching activity for minimization of power during testing is proposed in this paper. A gated clock scheme, one of the low power BIST techniques is used to generate the test patterns. The resultant reversible testable circuits can detect any errors that include stuck-at, missing gate, open and short faults for both logical and physical realizations and fault coverage is obtained for these circuits. The power consumption and power-delay product of the designed circuits are found to be reduced in the range of 35 to 90%.
引用
收藏
页码:1485 / 1489
页数:5
相关论文
共 50 条
  • [1] Synthesizing testable combinational circuits
    Matrosova, AY
    Ostanin, SA
    Parshina, NA
    AUTOMATION AND REMOTE CONTROL, 1999, 60 (02) : 250 - 256
  • [2] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [3] Simplification of fully delay testable combinational circuits
    Matrosova, A.
    Mitrofanov, E.
    Shah, T.
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 44 - 45
  • [4] DESIGN OF PARITY TESTABLE COMBINATIONAL-CIRCUITS
    BHATTACHARYA, BB
    SETH, SC
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (11) : 1580 - 1584
  • [5] Implementation of High Speed Low Power Combinational and Sequential Circuits using Reversible logic
    Shah, Hardik
    Rao, Arpit
    Deshpande, Mayuresh
    Rane, Ameya
    Nagvekar, Siddhesh
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [6] High Speed Low Power Implementation of Combinational and Sequential Circuits Using Reversible Logic
    Keshkamat, Sanketa
    Gandhe, S. T.
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 743 - 751
  • [7] ON POLYNOMIAL-TIME TESTABLE COMBINATIONAL-CIRCUITS
    RAO, NSV
    TOIDA, S
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (11) : 1298 - 1308
  • [8] ON DESIGNING ROBUST TESTABLE CMOS COMBINATIONAL-CIRCUITS
    GUPTA, B
    MALAIYA, YK
    MIN, Y
    RAJSUMAN, R
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (04): : 329 - 338
  • [9] SYNDROME-TESTABLE DESIGN OF COMBINATIONAL-CIRCUITS
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (06) : 442 - 451
  • [10] DESIGN OF ROBUSTLY TESTABLE COMBINATIONAL LOGIC-CIRCUITS
    KUNDU, S
    REDDY, SM
    JHA, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (08) : 1036 - 1048