Process Corners Analysis of Data Retention Voltage (DRV) for 6T, 8T, and 10T SRAM Cells at 45 nm

被引:13
|
作者
Gupta, Ruchi [1 ]
Dasgupta, S. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee, Uttar Pradesh, India
关键词
Data retention; DRV; Low power; Process corners; SRAM; Temperature variations; IMPACT;
D O I
10.1080/03772063.2017.1393351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The quest for low power increases with the advancement in technology as a result of continuous device scaling. Static random access memory (SRAM) represents the technology workhorse due to its compatibility with the logic. Denser SRAM is required for modern high performance applications. The stability of SRAM in low power regime needs attention due to increasing effects of process variations in low dimensions. These variations are steep for the scaled devices. Data retention voltage (DRV) is the main parameter for SRAM to estimate the cell stability. This paper analyses the stability of SRAM in terms of process corner analysis of DRV. The process corner analysis in addition to temperature analysis is carried out with the Cadence Virtuoso tool using the 45 nm generic process design kit (GPDK) technology file. At lower temperature, the DRV is lowest at the FF process corner and highest at the SS corner. But for higher temperature, the highest value of DRV is obtained at the SF corner. Similarly, with varying cell ratio (CR), the process corner analysis shows that FF and TT are the best corners for low power operations.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [31] Performance Analysis of 6T SRAM and ONOFIC Cells
    Sharma V.K.
    Malik M.A.
    Micro and Nanosystems, 2022, 14 (04) : 350 - 357
  • [32] 6T SRAM and 3T DRAM Data Retention and Remanence Characterization in 65nm bulk CMOS
    Cakir, Cagla
    Bhargava, Mudit
    Mai, Ken
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [33] The Dynamic Stability of a 10T SRAM Compared to 6T SRAMs at the 32nm Node Using an Accelerated Monte Carlo Technique
    Seshadri, Anand
    Houston, Theodore W.
    PROCEEDINGS OF THE 2008 IEEE DALLAS CIRCUITS AND SYSTEMS WORKSHOP: SYSTEM-ON-CHIP (SOC) - DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2008, : 73 - 76
  • [34] Performance and Reliability of Asymmetrical Underlapped FinFET based 6T and 8T SRAMs in Sub-10nm Domain
    Mohammed, Mahmood Uddin
    Nizam, Athiya
    Chowdhury, Masud H.
    2018 IEEE NANOTECHNOLOGY SYMPOSIUM (ANTS), 2018,
  • [35] A Low Voltage 6T SRAM Cell Design and Analysis Using Cadence 90nm And 45nm CMOS Technology
    Kalpana, T.
    Reddy, Challa Lakshmi
    Saranya, Bandaru
    Naveen, Poluboyina
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 188 - 194
  • [36] 6T SRAM Design for Wide Voltage Range in 28nm FDSOI
    Thomas, O.
    Zimmer, B.
    Pelloux-Prayer, B.
    Planes, N.
    Akyel, K-C.
    Ciampolini, L.
    Flatresse, P.
    Nikolic, B.
    IEEE INTERNATIONAL SOI CONFERENCE, 2012,
  • [37] Asymmetric Sizing in a 45nm 5T SRAM to Improve Read Stability over 6T
    Nalam, Satyanand
    Calhoun, Benton H.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 709 - 712
  • [38] Statistical evaluation of split gate opportunities for improved 8T/6T column-decoupled SRAM cell yield
    Kanj, Rouwaida
    Joshi, Rajiv
    Keunwoo-Kim
    Williams, Richard
    Nassif, Sani
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 702 - +
  • [39] Impact of Process Variations on Reliability and Performance of 32-nm 6T SRAM at Near Threshold Voltage
    Kou, Lingbo
    Robinson, William H.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 215 - 220
  • [40] A Comparative Study of NC and PP-SRAM Cells with 6T SRAM Cell Using 45nm CMOS Technology
    Joshi, V. K.
    Borkar, S.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 58 - 62