Impact of Process Variations on Reliability and Performance of 32-nm 6T SRAM at Near Threshold Voltage

被引:5
|
作者
Kou, Lingbo [1 ]
Robinson, William H. [1 ]
机构
[1] Vanderbilt Univ, Dept Elect Engn & Comp Sci, Secur & Fault Tolerance SAF T Res Grp, Nashville, TN 37235 USA
关键词
COLLECTION; VARIABILITY; CHARGE; UPSET;
D O I
10.1109/ISVLSI.2014.73
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption has become a major concern of integrated circuit (IC) design, especially for SRAM design. Reducing the supply voltage to the near-threshold region is one method to reduce the power consumption. However, operating in this region makes the circuit more sensitive to process variations. In this paper, the impact of process variations on a 32-nm 6T SRAM cell under near-threshold voltage is studied using Monte Carlo simulations to evaluate the potential for soft errors. The double-exponential current source is used to simulate the strike of an ionizing particle onto nodes of interest. The results show that threshold voltage variability is a more significant parameter affecting the critical charge distribution of the circuit under both near-threshold voltage and nominal supply voltage. Also under near-threshold voltage, the leakage power in standby mode is reduced compared to the nominal supply voltage, and the write delay time of the SRAM circuit is much larger than the nominal supply voltage.
引用
收藏
页码:215 / 220
页数:6
相关论文
共 50 条
  • [1] Litho variations and their impact on the electrical yield of a 32nm node 6T SRAM cell
    Verhaegen, Staf
    Cosemans, Stefan
    Dusa, Mircea
    Marchal, Pol
    Nackaerts, Axel
    Vandenberghe, Geert
    Dehaene, Wim
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION II, 2008, 6925
  • [2] Simulations on 130 nm Technology 6T SRAM Cell for Near-Threshold Operation
    Kutila, Mika
    Paasio, Ari
    Lehtonen, Teijo
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1211 - 1214
  • [3] A Variation-Tolerant, Stable, Low-Power 6T SRAM Cell in 32-nm CNTFET Technology
    Mani, Elangovan
    Elbarbary, Ahmed
    El-Meligy, Mohammed A.
    Mahmoud, Haitham A.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, : 2562 - 2591
  • [4] Impact of NBTI/HCI/PBTI ON 6T SRAM reliability
    Pandey, Vartika
    Pattanaik, Manisha
    Tiwari, R. K.
    PROCEEDINGS OF THE 2020 FOURTH WORLD CONFERENCE ON SMART TRENDS IN SYSTEMS, SECURITY AND SUSTAINABILITY (WORLDS4 2020), 2020, : 559 - 562
  • [5] Performance and area scaling of 6T SRAM using SOI MOSFET at 32nm node
    Sharma, Rajni
    Chopade, S. S.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATION, INFORMATION & COMPUTING TECHNOLOGY (ICCICT), 2015,
  • [6] Process Variation's Effect on Various Threshold Voltage Assignments in 6T SRAM Designs Using 12nm FinFET Technology
    Irin, Umme Hani
    Barua, Sajib
    Azmir, Md Minhajul
    Hassan, Tasnuva
    Mohammed, Dewan
    2023 IEEE 13TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE, CCWC, 2023, : 928 - 932
  • [7] Comparison of 130 nm Technology 6T and 8T SRAM Cell Designs for Near-Threshold Operation
    Kutila, Mika
    Paasio, Ari
    Lehtonen, Teijo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 925 - 928
  • [8] 6T SRAM Design for Wide Voltage Range in 28nm FDSOI
    Thomas, O.
    Zimmer, B.
    Pelloux-Prayer, B.
    Planes, N.
    Akyel, K-C.
    Ciampolini, L.
    Flatresse, P.
    Nikolic, B.
    IEEE INTERNATIONAL SOI CONFERENCE, 2012,
  • [9] Stability Analysis and Design Methodology of Near-Threshold 6T SRAM Cells
    El Senousy, Reem
    Ibrahim, Sameh
    Anis, Wagdy
    2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 225 - 228
  • [10] Analysis of Static Noise Margin in 6T Sram Cell At 45 And 32 NM Technology
    Upadhyay, Garima
    Rajput, Amit Singh
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 249 - 257