Process Corners Analysis of Data Retention Voltage (DRV) for 6T, 8T, and 10T SRAM Cells at 45 nm

被引:13
|
作者
Gupta, Ruchi [1 ]
Dasgupta, S. [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee, Uttar Pradesh, India
关键词
Data retention; DRV; Low power; Process corners; SRAM; Temperature variations; IMPACT;
D O I
10.1080/03772063.2017.1393351
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The quest for low power increases with the advancement in technology as a result of continuous device scaling. Static random access memory (SRAM) represents the technology workhorse due to its compatibility with the logic. Denser SRAM is required for modern high performance applications. The stability of SRAM in low power regime needs attention due to increasing effects of process variations in low dimensions. These variations are steep for the scaled devices. Data retention voltage (DRV) is the main parameter for SRAM to estimate the cell stability. This paper analyses the stability of SRAM in terms of process corner analysis of DRV. The process corner analysis in addition to temperature analysis is carried out with the Cadence Virtuoso tool using the 45 nm generic process design kit (GPDK) technology file. At lower temperature, the DRV is lowest at the FF process corner and highest at the SS corner. But for higher temperature, the highest value of DRV is obtained at the SF corner. Similarly, with varying cell ratio (CR), the process corner analysis shows that FF and TT are the best corners for low power operations.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [21] Quantification of figures of merit of 7T and 8T SRAM cells in subthreshold region and their comparison with the conventional 6T SRAM cell
    Sharma, Pulkit
    Anusha, R.
    Bharath, K.
    Gulati, Jasmine K.
    Walia, Preet K.
    Darak, Sumit J.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [22] Simulation and stability analysis of 6T and 9T SRAM cell in 45 nm era
    Akashe, Shyam
    Tiwari, Nitesh Kumar
    Sharma, Rajeev
    2012 2ND INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES 2012), 2012,
  • [23] A Priority-Based 6T/8T Hybrid SRAM Architecture for Aggressive Voltage Scaling in Video Applications
    Chang, Ik Joon
    Mohapatra, Debabrata
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (02) : 101 - 112
  • [24] Ultra low power dual-gate 6T and 8T stack forced CNFET SRAM cells
    Maruthamuthu, Saravana
    MICROELECTRONICS JOURNAL, 2013, 44 (01) : 15 - 19
  • [25] VARIABILITY ANALYSIS OF 6T AND 7T SRAM CELL IN SUB-45NM TECHNOLOGY
    Islam, Aminul
    Hassan, Mohd.
    IIUM ENGINEERING JOURNAL, 2011, 12 (01): : 13 - 30
  • [26] Area comparison between 6T and 8T SRAM cells in dual-Vdd scheme and DVS scheme
    Morita, Yasuhiro
    Fujiwara, Hidehiro
    Noguchi, Hiroki
    Iguchi, Yusuke
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2695 - 2702
  • [27] Design and Analysis of 8T SRAM with Assist Schemes (UDVS) In 45nm CMOS
    Chokkakula, Ganesh
    Reddy, Satish N.
    Devendra, Bhumarapu
    Kumar, Satheesh S.
    PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT ,POWER AND COMPUTING TECHNOLOGIES (ICCPCT), 2017,
  • [28] Comparative Analysis of Carry Select Adder using 8T and 10T Full Adder Cells
    Pandey, Shivendra
    Khan, Afshan Amin
    Sarma, Rajkumar
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [29] Impact of nano-Scale Statistical Variability on SRAM Stability: A Comparative Study between 6T and 8T Cells
    Tasdighi, Hamed
    Dideban, Daryoosh
    JOURNAL OF NANOSTRUCTURES, 2021, 11 (04) : 736 - 743
  • [30] Analysis of Static Noise Margin in 6T Sram Cell At 45 And 32 NM Technology
    Upadhyay, Garima
    Rajput, Amit Singh
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 249 - 257