Cost-effective non-scan design for testability for actual testability improvement

被引:0
|
作者
Xiang, D [1 ]
Xu, Y [1 ]
机构
[1] Tsinghua Univ, Inst Elect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A low-cost non-scan design for testability method is proposed, which is economical in pin, delay and area overheads. Unlike almost all of the previous non-scan design for testability methods which do not handle pin overhead well, our method allows a limited number of extra pins (3 or 5). A couple of effective techniques are presented to connect an extra input of a control test point to a primary input in order to avoid conflicts generated by the newly generated reconvergent fanouts. Techniques for extra control test points to share the same primary input are also presented. Sufficient experimental results are presented to demonstrate the effectiveness of the method.
引用
收藏
页码:154 / 159
页数:6
相关论文
共 50 条
  • [41] A Non-Scan Testable Design of Sequential Circuits by Improving Controllability
    Hideo Tamamoto
    Hiroshi Yokoyama
    Koji Seki and Naoko Obara Department of Information Engineering
    Akita University
    Akita
    Japan
    湖南大学学报(自然科学版), 2000, (自然科学版) : 46 - 51
  • [43] Partial scan design approach based on register-transfer level testability analysis
    Matsushita Electric Industrial Co, Ltd, Moriguchi-shi, Japan
    IEICE Trans Inf Syst, 10 (1436-1442):
  • [44] Testability Modeling Usage in Design-For-Test and Product Lifecycle Cost Reduction
    Valfre, James
    2012 IEEE AUTOTESTCON PROCEEDINGS, 2012, : 39 - 41
  • [45] A New Testability Model for Better Design and Lower Cost in Equipment Scheme Phase
    Dai, Pengfei
    Yang, Shiyuan
    Jiao, Jinxia
    2013 IEEE AUTOTESTCON, 2013,
  • [46] Design for testability of digital circuit for in system programmable logic device based on level sensitive scan design
    Wei, ZL
    Huang, KL
    Lian, GY
    ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 1099 - 1102
  • [47] DESIGN EFFECTIVE COST-EFFECTIVE SYSTEMS
    LEE, CM
    WATER & WASTES ENGINEERING, 1978, 15 (07): : 66 - &
  • [48] Trustworthy Scan Design and Testability Using Obfuscation and Logic Locking Scheme for Wireless Network Application
    Shiny, M., I
    Devi, M. Nirmala
    MOBILE NETWORKS & APPLICATIONS, 2022, 27 (03): : 1000 - 1018
  • [49] Design-for-Test Methodology for Non-Scan At-Speed Testing
    Banga, Mainak
    Rahagude, Nikhil
    Hsiao, Michael S.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 191 - 196
  • [50] Design-for-testability to achieve complete coverage of delay faults in standard full scan circuits
    Pomeranz, I
    Reddy, SM
    JOURNAL OF SYSTEMS ARCHITECTURE, 2001, 47 (3-4) : 357 - 373