Cost-effective non-scan design for testability for actual testability improvement

被引:0
|
作者
Xiang, D [1 ]
Xu, Y [1 ]
机构
[1] Tsinghua Univ, Inst Elect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A low-cost non-scan design for testability method is proposed, which is economical in pin, delay and area overheads. Unlike almost all of the previous non-scan design for testability methods which do not handle pin overhead well, our method allows a limited number of extra pins (3 or 5). A couple of effective techniques are presented to connect an extra input of a control test point to a primary input in order to avoid conflicts generated by the newly generated reconvergent fanouts. Techniques for extra control test points to share the same primary input are also presented. Sufficient experimental results are presented to demonstrate the effectiveness of the method.
引用
收藏
页码:154 / 159
页数:6
相关论文
共 50 条
  • [31] Methodology of Testability Design of Electronic Components Based On the Boundary-Scan Method
    Ren, Zhanyong
    Liu, Dandan
    Zeng, Zhaoyang
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 1088 - 1092
  • [32] Differential Scan-Path: A Novel Solution for Secure Design-for-Testability
    Manich, S.
    Wamser, Markus S.
    Guillen, Oscar M.
    Sigl, G.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [33] Research on the Efficiency Improvement of Design for Testability Using Test Point Allocation
    Guohua Wang
    Qiang Li
    Xiaomei Chen
    Xiaofeng Meng
    Journal of Electronic Testing, 2014, 30 : 371 - 376
  • [34] Research on the Efficiency Improvement of Design for Testability Using Test Point Allocation
    Wang, Guohua
    Li, Qiang
    Chen, Xiaomei
    Meng, Xiaofeng
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (03): : 371 - 376
  • [36] CMOS SCAN-PATH IC DESIGN FOR STUCK-OPEN FAULT TESTABILITY
    LIU, DL
    MCCLUSKEY, EJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) : 880 - 885
  • [37] A partial scan design approach based on register-transfer level testability analysis
    Motohara, A
    Takeoka, S
    Ohta, M
    Muraoka, M
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (10): : 1436 - 1442
  • [38] Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (03): : 433 - 442
  • [39] Building Hardware Security Primitives Using Scan-based Design-for-Testability
    Aramoon, Omid
    Qu, Gang
    Cui, Aijiao
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [40] Low overhead design-for-testability for scan-based delay fault testing
    Yang Decai
    Chen Guangiu
    Xie Yongle
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2007, 18 (01) : 40 - 44