Cost-effective non-scan design for testability for actual testability improvement

被引:0
|
作者
Xiang, D [1 ]
Xu, Y [1 ]
机构
[1] Tsinghua Univ, Inst Elect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A low-cost non-scan design for testability method is proposed, which is economical in pin, delay and area overheads. Unlike almost all of the previous non-scan design for testability methods which do not handle pin overhead well, our method allows a limited number of extra pins (3 or 5). A couple of effective techniques are presented to connect an extra input of a control test point to a primary input in order to avoid conflicts generated by the newly generated reconvergent fanouts. Techniques for extra control test points to share the same primary input are also presented. Sufficient experimental results are presented to demonstrate the effectiveness of the method.
引用
收藏
页码:154 / 159
页数:6
相关论文
共 50 条
  • [21] Incremental testability analysis for partial scan selection and design transformations
    Yang, TR
    Peng, Z
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (1-2): : 103 - 113
  • [22] Incremental testability analysis for partial scan selection and design transformations
    Yang, Tianruo
    Peng, Zebo
    Journal of Electronic Testing: Theory and Applications (JETTA), 1999, 14 (01): : 103 - 113
  • [23] Multiple description and cost evaluation strategies for design for testability
    Ma, JL
    Cheng, H
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1859 - 1862
  • [24] Design and implementation for testability of electronic system of equipment based on boundary scan
    Ren Zheping
    Zhang Mei
    Niu Chunping
    Ding Shiyong
    Proceedings of the First International Conference on Maintenance Engineering, 2006, : 964 - 967
  • [25] SCAN-DESIGN METHODS INCREASE TESTABILITY OF STANDARD CELLS.
    Buchanan, Mark A.
    Electronic Systems Technology and Design/Computer Design's, 1986, 25 (05): : 79 - 82
  • [26] Compases: An optimized design for testability scheme to reduce the cost of test application using parallel-serial scan design
    Solana, Jose M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (03) : 467 - 488
  • [27] An effective design for hierarchical test generation based on strong testability
    Ichihara, H
    Okamoto, N
    Inoue, T
    Hosokawa, T
    Fujiwara, H
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 288 - 293
  • [28] Design for cost-effective scan testing by reconstructing scan flip-flops
    Xiang, D
    Li, KW
    Fujiwara, H
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 318 - 321
  • [29] Intellectual property authentication by watermarking scan chain in design-for-testability flow
    Cui, Aijiao
    Chang, Chip-Hong
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2645 - 2648
  • [30] Invisible-Scan: A Design-for-Testability Approach for Functional Test Sequences
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (12) : 2357 - 2365