Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET

被引:7
|
作者
Toan, Ho Le Minh [1 ]
Singh, Sruti Suvadarsini [1 ]
Maity, Subir Kumar [1 ]
机构
[1] Kalinga Inst Ind Technol KIIT, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
Analog; RF; DIBL; FinFET; Intrinsic gain; Linearity; Sub-threshold swing; Trans-conductance; INTERMODULATION DISTORTION; THRESHOLD VOLTAGE; MOSFETS; PERFORMANCE; LINEARITY; ELECTRON; MOBILITY; SILICON; ANALOG; SIMULATION;
D O I
10.1007/s12633-020-00615-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Quadruple gate FinFET is a promising candidate among other multi-gate MOS devices due to it's better scalability and higher short channel effect suppression capability in advanced technology node. In this work, we report the effect of temperature on various performance metrics of quadruple gate FinFET like electrostatic integrity, carrier mobility, switching ratio, analog/RF, and linearity parameters with the help of well-calibrated numerical device simulation-based study (TCAD). While increasing the temperature from 250 degrees K to 450 degrees K, due to the enhanced bulk phonon scattering, degradation in carrier effective mobility is observed. Sub-threshold swing and drain induced barrier lowering coefficient vary linearly with temperature. At high temperature, due to the reduced carrier mobility, degradation in the analog figure of merits is observed. RF performance parameters also degrade primarily due to the enhanced gate capacitance and reduced trans-conductance. However, some linearity parameter improves at high temperature due to the reduced magnitude of the higher-order derivative of trans-conductance. Another major contribution of this work is, we demonstrate the inflection point or temperature compensation point in some analog/RF performance metrics where the device characteristics almost invariant with temperature.
引用
收藏
页码:2077 / 2087
页数:11
相关论文
共 50 条
  • [41] Application of nano-scale analysis to materials development
    Hinotani, S.
    Tetsu-To-Hagane/Journal of the Iron and Steel Institute of Japan, 1995, 81 (04):
  • [42] Modeling of characteristic parameters for nano-scale junctionless double gate MOSFET considering quantum mechanical effect
    Manash Chanda
    Swapnadip De
    Chandan Kumar Sarkar
    Journal of Computational Electronics, 2015, 14 : 262 - 269
  • [43] Modeling of characteristic parameters for nano-scale junctionless double gate MOSFET considering quantum mechanical effect
    Chanda, Manash
    De, Swapnadip
    Sarkar, Chandan Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (01) : 262 - 269
  • [44] Numerical Simulation on Novel Nano-Scale Lateral Double-Gate Tunneling Field Effect Transistor
    He, Frank
    Lou, Haijun
    Zhou, Wang
    Chen, Lin
    Xu, Yiwen
    Zhuang, Hao
    Lin, Xinnan
    INEC: 2010 3RD INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1 AND 2, 2010, : 185 - +
  • [45] Nano-scale characterization
    1600, Sumitomo Metal Industries Ltd, Osaka, Japan (47):
  • [46] Imaging at the nano-scale
    El Rifai, OM
    Aumond, BD
    Youcef-Toumi, K
    PROCEEDINGS OF THE 2003 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS (AIM 2003), VOLS 1 AND 2, 2003, : 715 - 722
  • [47] Nano-scale armor
    Mech Eng, 2006, 9 (34-37):
  • [48] Nano-scale troughs
    不详
    CHEMISTRY & INDUSTRY, 2007, (04) : 6 - 6
  • [49] NANO-SCALE TRANSDUCERS
    Luber, Elliot
    MECHANICAL ENGINEERING, 2015, 137 (03) : 22 - 23
  • [50] Nano-scale armor
    Abrams, Michael
    MECHANICAL ENGINEERING, 2006, 128 (09) : 34 - 37