Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET

被引:7
|
作者
Toan, Ho Le Minh [1 ]
Singh, Sruti Suvadarsini [1 ]
Maity, Subir Kumar [1 ]
机构
[1] Kalinga Inst Ind Technol KIIT, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
Analog; RF; DIBL; FinFET; Intrinsic gain; Linearity; Sub-threshold swing; Trans-conductance; INTERMODULATION DISTORTION; THRESHOLD VOLTAGE; MOSFETS; PERFORMANCE; LINEARITY; ELECTRON; MOBILITY; SILICON; ANALOG; SIMULATION;
D O I
10.1007/s12633-020-00615-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Quadruple gate FinFET is a promising candidate among other multi-gate MOS devices due to it's better scalability and higher short channel effect suppression capability in advanced technology node. In this work, we report the effect of temperature on various performance metrics of quadruple gate FinFET like electrostatic integrity, carrier mobility, switching ratio, analog/RF, and linearity parameters with the help of well-calibrated numerical device simulation-based study (TCAD). While increasing the temperature from 250 degrees K to 450 degrees K, due to the enhanced bulk phonon scattering, degradation in carrier effective mobility is observed. Sub-threshold swing and drain induced barrier lowering coefficient vary linearly with temperature. At high temperature, due to the reduced carrier mobility, degradation in the analog figure of merits is observed. RF performance parameters also degrade primarily due to the enhanced gate capacitance and reduced trans-conductance. However, some linearity parameter improves at high temperature due to the reduced magnitude of the higher-order derivative of trans-conductance. Another major contribution of this work is, we demonstrate the inflection point or temperature compensation point in some analog/RF performance metrics where the device characteristics almost invariant with temperature.
引用
收藏
页码:2077 / 2087
页数:11
相关论文
共 50 条
  • [21] Impact of gate dielectric on overall electrical performance of Quadruple gate FinFET
    Ho Le Minh Toan
    Rupam Goswami
    Applied Physics A, 2022, 128
  • [22] Impact of gate dielectric on overall electrical performance of Quadruple gate FinFET
    Ho Le Minh Toan
    Goswami, Rupam
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (02):
  • [23] Nano-scale analysis of antimicrobial peptides
    Ray, Santanu
    Rakowska, Paulina D.
    Jiang, Haibo
    Grovenor, Chris R. M.
    Lamarre, Baptiste
    Ryadnov, Maxim G.
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2013, 245
  • [24] Quality assurance in nano-scale analysis
    Senoner, M
    Unger, W
    Reiners, G
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2003, 76 (06): : 919 - 921
  • [25] Quality assurance in nano-scale analysis
    M. Senoner
    W. Unger
    G. Reiners
    Applied Physics A, 2003, 76 : 919 - 921
  • [26] Nano-scale defect analysis by BEEM
    von Känel, H
    Meyer, T
    JOURNAL OF CRYSTAL GROWTH, 2000, 210 (1-3) : 401 - 407
  • [27] Impact of fin width on nano scale tri-gate FinFET including the quantum mechanical effect
    Panchanan, Suparna
    Maity, Reshmi
    Baidya, Achinta
    Maity, Niladri Pratap
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (02):
  • [28] Modeling of parameters for nano-scale surrounding-gate MOSFET considering quantum mechanical effect
    Chanda, Manash
    De, Swapnadip
    Sarkar, Chandan K.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2014, 27 (5-6) : 883 - 895
  • [29] A new technique to control floating body effect in nano-scale double-gate MOSFET
    Zare, Meisam
    Etaati, Gholamreza
    SUPERLATTICES AND MICROSTRUCTURES, 2014, 75 : 948 - 954
  • [30] Effect of Exchange-correlations and Temperature on Plasmons in Nano-scale Gold Wire
    Bala, Renu
    Moudgil, R. K.
    Srivastava, Sunita
    Pathak, K. N.
    SOLID STATE PHYSICS: PROCEEDINGS OF THE 55TH DAE SOLID STATE PHYSICS SYMPOSIUM 2010, PTS A AND B, 2011, 1349 : 433 - +