A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology

被引:15
|
作者
Hoeppner, Sebastian [1 ]
Eisenreich, Holger [1 ]
Henker, Stephan [1 ]
Walter, Dennis [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect Engn & Informat Technol, Chair Highly Parallel VLSI Syst & Neuromorph Circ, Dresden, Germany
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); dynamic voltage and frequency scaling (DVFS); globally asynchronous locally synchronous (GALS); multiprocessor systems-on-chip (MPSoCs); PHASE-LOCKED LOOP; WIDE TUNING RANGE; ALL-DIGITAL PLL; SOC;
D O I
10.1109/TVLSI.2012.2187224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital phase-locked loop (ADPLL) clock generator for globally asynchronous locally synchronous (GALS) multiprocessor systems-on-chip (MPSoCs). With its low power consumption of 2.7 mW and ultra small chip area of 0.0078 mm(2) it can be instantiated per core for fine-grained power management like DVFS. It is based on an ADPLL providing a multiphase clock signal from which core frequencies from 83 to 666 MHz with 50% duty cycle are generated by phase rotation and frequency division. The clock meets the specification for DDR2/DDR3 memory interfaces. Additionally, it provides a dedicated high-speed clock up to 4 GHz for serial network-on-chip data links. Core frequencies can be changed arbitrarily within one clock cycle for fast dynamic frequency scaling applications. The performance including statistical analysis of mismatch has been verified by a prototype in 65-nm CMOS technology.
引用
收藏
页码:566 / 570
页数:5
相关论文
共 50 条
  • [21] Clock generator IP design in 180 nm CMOS technology
    Meng, Xu
    Lin, Fujiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (03) : 369 - 377
  • [22] Cryogenic Small Dimension Effects and Design-Oriented Scalable Compact Modeling of a 65-nm CMOS Technology
    Gatti, Alberto
    Tavernier, Filip
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 369 - 378
  • [23] A Compact and Low-Loss D-Band SPDT Switch Using 65-nm CMOS Technology
    Yoon, Joon-Hyuk
    Choi, Ui-Gyu
    Yang, Jong-Ryul
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2025,
  • [24] Design of Compact ESD Protection Circuit for V-Band RF Applications in a 65-nm CMOS Technology
    Lin, Chun-Yu
    Chu, Li-Wei
    Tsai, Shiang-Yu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (03) : 554 - 561
  • [25] A Compact I/Q Upconversion Chain for a 5G Wireless Transmitter in 65-nm CMOS Technology
    Nam, Hyohyun
    Lee, Woojae
    Son, Juho
    Park, Jung-Dong
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2020, 30 (03) : 284 - 287
  • [26] A 10-Gb/s Power and Area Efficient Clock and Data Recovery Circuit in 65-nm CMOS Technology
    Rhim, Jinsoo
    Choi, Kwang-Chun
    Choi, Woo-Young
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 104 - 107
  • [27] A 6-Gbps dual-mode digital clock and data recovery circuit in a 65-nm CMOS technology
    Min-Ki Jeon
    Changsik Yoo
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 209 - 215
  • [28] A 6-Gbps dual-mode digital clock and data recovery circuit in a 65-nm CMOS technology
    Jeon, Min-Ki
    Yoo, Changsik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 209 - 215
  • [29] Design Aspects of 65-nm CMOS MMICs
    Karkkainen, Mikko
    Varonen, Mikko
    Sandstrom, Dan
    Tikka, Tero
    Lindfors, Saska
    Halonen, Kari A. I.
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 115 - 118
  • [30] D-Band Heterodyne Integrated Imager in a 65-nm CMOS Technology
    Yoon, Daekeun
    Kim, Namhyung
    Song, Kiryong
    Kim, Jungsoo
    Oh, Seung Jae
    Rieh, Jae-Sung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (03) : 196 - 198