A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology

被引:15
|
作者
Hoeppner, Sebastian [1 ]
Eisenreich, Holger [1 ]
Henker, Stephan [1 ]
Walter, Dennis [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect Engn & Informat Technol, Chair Highly Parallel VLSI Syst & Neuromorph Circ, Dresden, Germany
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); dynamic voltage and frequency scaling (DVFS); globally asynchronous locally synchronous (GALS); multiprocessor systems-on-chip (MPSoCs); PHASE-LOCKED LOOP; WIDE TUNING RANGE; ALL-DIGITAL PLL; SOC;
D O I
10.1109/TVLSI.2012.2187224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital phase-locked loop (ADPLL) clock generator for globally asynchronous locally synchronous (GALS) multiprocessor systems-on-chip (MPSoCs). With its low power consumption of 2.7 mW and ultra small chip area of 0.0078 mm(2) it can be instantiated per core for fine-grained power management like DVFS. It is based on an ADPLL providing a multiphase clock signal from which core frequencies from 83 to 666 MHz with 50% duty cycle are generated by phase rotation and frequency division. The clock meets the specification for DDR2/DDR3 memory interfaces. Additionally, it provides a dedicated high-speed clock up to 4 GHz for serial network-on-chip data links. Core frequencies can be changed arbitrarily within one clock cycle for fast dynamic frequency scaling applications. The performance including statistical analysis of mismatch has been verified by a prototype in 65-nm CMOS technology.
引用
收藏
页码:566 / 570
页数:5
相关论文
共 50 条
  • [41] Millimeter-wave amplifiers in 65-nm CMOS
    Varonen, Mikko
    Karkkainen, Mikko
    Halonen, Kari A. I.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 280 - 283
  • [42] RF Characterization of Schottky Diodes in 65-nm CMOS
    Matters-Kammerer, Marion K.
    Tripodi, L.
    van Langevelde, R.
    Cumana, J.
    Jansen, Rolf H.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (05) : 1063 - 1068
  • [43] A 18-27 GHz Programmable Gain Amplifier in 65-nm CMOS technology
    del Rio Bueno, C.
    Esteban Eraso, U.
    Sanchez-Azqueta, C.
    Celma, S.
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,
  • [44] Novel DEM Technique for Current-Steering DAC in 65-nm CMOS Technology
    Wang, Yuan
    Su, Wei
    Guo, Guangliang
    Zhang, Xing
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (12): : 1193 - 1195
  • [45] A 20-Gb/s Transmitter With Adaptive Preemphasis in 65-nm CMOS Technology
    Kao, Shih-Yuan
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 319 - 323
  • [46] Miniaturized Wideband Coupler for 60-GHz Band in 65-nm CMOS Technology
    Chew, Peng Siew
    Ma, Kaixue
    Kong, Zhi Hui
    Yeo, Kiat Seng
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (12) : 1089 - 1091
  • [47] A 57-66 GHz Medium Power Amplifier in 65-nm CMOS Technology
    Hsieh, Chia-Yu
    Kuo, Jhe-Jia
    Tsai, Zuo-Min
    Lin, Kun-You
    2010 ASIA-PACIFIC MICROWAVE CONFERENCE, 2010, : 1617 - 1620
  • [48] W-Band Compact Triple-Mode Bandpass Filter Using Multistub Resonator in 65-nm CMOS Technology
    Lu, Qijun
    Sun, Jiawei
    Zhang, Hao
    Zhang, Tao
    Zhu, Zhangming
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (12): : 1319 - 1322
  • [49] A Low-Loss Compact 60-GHz Phase Shifter in 65-nm CMOS
    Byeon, Chul Woo
    Park, Chul Soon
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (07) : 663 - 665
  • [50] A 0.5V fully differential transimpedance amplifier in 65-nm CMOS technology
    Garcia-Vazquez, Hugo
    Dualibe, Fortunato Carlos
    Popov, Grigory
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 763 - 766