Selective State Retention Power Gating Based on Gate-Level Analysis

被引:7
|
作者
Greenberg, Shlomo [1 ]
Rabinowicz, Joseph [1 ]
Tsechanski, Ron [1 ]
Paperno, Eugene [1 ]
机构
[1] Ben Gurion Univ Negev, Dept Elect & Comp Engn, Beer Sheva, Israel
关键词
Low power design; power gating; selective state retention power gating; state retention power gating;
D O I
10.1109/TCSI.2013.2286029
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a novel approach based on gate-level analysis for implementing Selective State Retention Power Gating (SSRPG). A selective SRPG approach mitigates the area and power overhead of the conventional SRPG technique. However, only very few papers suggesting a selective SPRG approach were published. The proposed SSRPG technique employs a formal analysis and, therefore, does not require exhaustive simulations. To implement the new approach, an automatic algorithm, which is performed on a gate-level netlist, has been developed. This algorithm enables the extraction of a subset of flip-flops that is sufficient for a proper state retention power gating. Unique selective SRPG criteria have been defined to support the proposed algorithm. These criteria are used to reduce the total amount of the required retention cells. To the best of our knowledge, this is the first robust SSRPG approach using gate-level analysis for selecting a reduced subset of FFs that require retention. The proposed approach has been applied to a practical design with about 3300 FFs. The experimental results show 78% reduction of the retention SPRG cell area overhead, compared to the common SRPG approach.
引用
收藏
页码:1095 / 1104
页数:10
相关论文
共 50 条
  • [1] Selective State Retention Power Gating Based on Formal Verification
    Greenberg, Shlomo
    Rabinowicz, Joseph
    Manor, Erez
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) : 807 - 815
  • [2] Scalable gate-level models for power and timing analysis
    Badaroglu, Mustafa
    Van der Plas, Geert
    Wambacq, Piet
    Donnay, Stephane
    Gielen, Georges
    De Man, Hugo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2938 - +
  • [3] Review of gate-level differential power analysis and fault analysis countermeasures
    Marzouqi, Hamad
    Al-Qutayri, Mahmoud
    Salah, Khaled
    IET INFORMATION SECURITY, 2014, 8 (01) : 51 - 66
  • [4] Energy Minimum Operation with Self Synchronous Gate-Level Autonomous Power Gating and Voltage Scaling
    Devlin, Benjamin
    Ikeda, Makoto
    Asada, Kunihiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 546 - 554
  • [5] RTL power optimization with gate-level accuracy
    Wang, Q
    Roy, S
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 39 - 45
  • [6] Fast Gate-level Simulation and Power Analysis For High Performance Microprocessor
    Zhang, Yiwei
    Zhang, Ge
    ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1155 - +
  • [7] Hardware Trojan Classification at Gate-level Netlists based on Area and Power Machine Learning Analysis
    Liakos, Konstantinos G.
    Georgakilas, Georgios K.
    Plessas, Fotis C.
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 412 - 417
  • [8] Gate-Level Hardware Countermeasure Comparison against Power Analysis Attacks
    Tena-Sanchez, Erica
    Potestad-Ordonez, Francisco Eugenio
    Jimenez-Fernandez, Carlos J.
    Acosta, Antonio J.
    Chaves, Ricardo
    APPLIED SCIENCES-BASEL, 2022, 12 (05):
  • [9] Power compiler: A gate-level power optimization and synthesis system
    Chen, B
    Nedelchev, I
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 74 - 79
  • [10] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    VLSI DESIGN, 2014,