Selective State Retention Power Gating Based on Gate-Level Analysis

被引:7
|
作者
Greenberg, Shlomo [1 ]
Rabinowicz, Joseph [1 ]
Tsechanski, Ron [1 ]
Paperno, Eugene [1 ]
机构
[1] Ben Gurion Univ Negev, Dept Elect & Comp Engn, Beer Sheva, Israel
关键词
Low power design; power gating; selective state retention power gating; state retention power gating;
D O I
10.1109/TCSI.2013.2286029
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a novel approach based on gate-level analysis for implementing Selective State Retention Power Gating (SSRPG). A selective SRPG approach mitigates the area and power overhead of the conventional SRPG technique. However, only very few papers suggesting a selective SPRG approach were published. The proposed SSRPG technique employs a formal analysis and, therefore, does not require exhaustive simulations. To implement the new approach, an automatic algorithm, which is performed on a gate-level netlist, has been developed. This algorithm enables the extraction of a subset of flip-flops that is sufficient for a proper state retention power gating. Unique selective SRPG criteria have been defined to support the proposed algorithm. These criteria are used to reduce the total amount of the required retention cells. To the best of our knowledge, this is the first robust SSRPG approach using gate-level analysis for selecting a reduced subset of FFs that require retention. The proposed approach has been applied to a practical design with about 3300 FFs. The experimental results show 78% reduction of the retention SPRG cell area overhead, compared to the common SRPG approach.
引用
收藏
页码:1095 / 1104
页数:10
相关论文
共 50 条
  • [31] A Method of Gate-Level Circuit Yield Calculation Based on PTM
    Xiao, Jie
    Lee, William
    Yang, Xuhua
    Hu, Haigen
    Huang, Yujiao
    ADVANCES IN INFORMATION AND COMMUNICATION TECHNOLOGY, 2017, 107 : 674 - 684
  • [32] Timing Errors in STA-based Gate-Level Simulation
    Simoglou, Stavros
    Sotiriou, Christos
    Blias, Nikolaos
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 1 - 2
  • [33] DOE Based High-Performance Gate-Level Pipelines
    Nunez, Juan
    Avedillo, Maria J.
    Quintero, Hector J.
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [34] Probabilistic Gate-level Power Estimation using a Novel Waveform Set Method
    Oskuii, Saeeid Tahmasbi
    Kjeldsberg, Per Gunnar
    Aas, Einar J.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 37 - 42
  • [35] Low power gate-level design with mixed-Vth(MVT) techniques
    Sill, F
    Grassert, F
    Timmermann, D
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 278 - 282
  • [36] A novel approach to perform gate-level yield analysis and optimization considering correlated variations in power and performance
    Srivastava, Ashish
    Chopra, Kaviraj
    Shah, Saumil
    Sylvester, Dennis
    Blaauw, David
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (02) : 272 - 285
  • [37] DSD: A Dynamic State-Deflection Method for Gate-Level Netlist Obfuscation
    Dofe, Jaya
    Zhang, Yuejun
    Yu, Qiaoyan
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 565 - 570
  • [38] Selective Clock Gating Based on Comprehensive Power Saving Analysis
    Park, Sora
    Kim, Taewhan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 230 - 231
  • [39] Dana universal dataflow analysis for gate-level netlist reverse engineering
    Albartus N.
    Hoffmann M.
    Temme S.
    Azriel L.
    Paar C.
    2020, Ruhr-University of Bochum (2020): : 309 - 336
  • [40] Aging-Aware Gate-Level Modeling for Circuit Reliability Analysis
    Zhang, Zuodong
    Wang, Runsheng
    Shen, Xuguang
    Wu, Dehuang
    Zhang, Jiayang
    Zhang, Zhe
    Wang, Joddy
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4201 - 4207