Design of 10T full adder cell for ultralow-power applications

被引:12
|
作者
Dokania, Vishesh [1 ]
Verma, Richa [1 ]
Guduri, Manisha [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
1-bit full adder; Minimum energy point; Output voltage swing; Propagation delay; Power consumption; Ultralow power circuit;
D O I
10.1016/j.asej.2017.05.004
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research paper performs symmetrical transient response analysis of FO4 inverter logic gate at 16-nm technology node. It is observed that symmetry is obtained at the aspect ratio (beta) is equal to 3.52. With this beta ratio, minimum energy point is investigated and found to be 0.15 V. At this minimum energy point, this research paper proposes an ultralow-power 10T 1-bit full adder circuit at 16-nm technology node in subthreshold region for energy constraint applications. It exhibits superior performance in terms of design metrics like propagation delay, average power, leakage power and energy at optimum supply voltage i.e., at 0.15 V. The proposed design achieves 1.81x, 3.39x, 2.25x , and 6.12x improvement in propagation delay, average power dissipation, leakage power dissipation and energy compared to conventional 1-bit full adder circuit. The proposed design exhibits 1.02x improvement in average power variability. (C) 2017 Ain Shams University.
引用
收藏
页码:2363 / 2372
页数:10
相关论文
共 50 条
  • [31] The Design of Pressure Meter Based on Ultralow-Power Consumption Technique
    Xie, Zhiying
    Zhen, Liping
    Zhan, Han
    ADVANCED DESIGNS AND RESEARCHES FOR MANUFACTURING, PTS 1-3, 2013, 605-607 : 891 - 894
  • [32] Design of highly reliable radiation hardened 10T SRAM cell for low voltage applications
    Shekhar, Raghav
    Kumar, Chaudhry Indra
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 176 - 181
  • [33] A Novel 10T SRAM Cell for Low Power Circuits
    Upadhyay, Prashant
    Kar, Rajib
    Manda, Durbadal, I
    Ghoshal, Sakti P.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [34] Low Power 16-T CMOS Full Adder Design
    Borude, Pravin V.
    Agrawal, Sushma S.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1130 - 1134
  • [35] Low Power FinFET Based 10T SRAM Cell
    Kaur, Navneet
    Pahuja, Hitesh
    Gupta, Neha
    Singh, Balwinder
    Panday, Sudhakar
    2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 227 - 233
  • [36] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [37] Current-mode ambient light sensor for ultralow-power applications
    Tsai, Tsung-Yu
    King, Ya-Chin
    Lin, Chrong-Jung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [38] An Ultralow-Power 10-Gbits/s LVDS Output Driver
    Abugharbieh, Khaldoon
    Krishnan, Shoba
    Mohan, Jitendra
    Devnath, Varadarajan
    Duzevik, Ivan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 262 - 269
  • [39] Low Power 14T Hybrid Full Adder Cell
    Sugandha, Chauhan
    Tripti, Sharma
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON FRONTIERS IN INTELLIGENT COMPUTING: THEORY AND APPLICATIONS, (FICTA 2016), VOL 2, 2017, 516 : 151 - 160
  • [40] Design of 10T SRAM with Sleep Transistor for Leakage Power Reduction
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (01) : 165 - 170