Design of 10T full adder cell for ultralow-power applications

被引:12
|
作者
Dokania, Vishesh [1 ]
Verma, Richa [1 ]
Guduri, Manisha [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
1-bit full adder; Minimum energy point; Output voltage swing; Propagation delay; Power consumption; Ultralow power circuit;
D O I
10.1016/j.asej.2017.05.004
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research paper performs symmetrical transient response analysis of FO4 inverter logic gate at 16-nm technology node. It is observed that symmetry is obtained at the aspect ratio (beta) is equal to 3.52. With this beta ratio, minimum energy point is investigated and found to be 0.15 V. At this minimum energy point, this research paper proposes an ultralow-power 10T 1-bit full adder circuit at 16-nm technology node in subthreshold region for energy constraint applications. It exhibits superior performance in terms of design metrics like propagation delay, average power, leakage power and energy at optimum supply voltage i.e., at 0.15 V. The proposed design achieves 1.81x, 3.39x, 2.25x , and 6.12x improvement in propagation delay, average power dissipation, leakage power dissipation and energy compared to conventional 1-bit full adder circuit. The proposed design exhibits 1.02x improvement in average power variability. (C) 2017 Ain Shams University.
引用
收藏
页码:2363 / 2372
页数:10
相关论文
共 50 条
  • [41] Ring-oscillator-based timing generator for ultralow-power applications
    Angelov, Pavel
    Nielsen-Lonn, Martin
    Alvandpour, Atila
    2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
  • [42] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [43] Silicon on Thin Buried Oxide (SOTB) Technology for Ultralow-Power Applications
    Sugii, N.
    Iwamatsu, T.
    Yamamoto, Y.
    Makiyama, H.
    Shinohara, H.
    Aono, H.
    Oda, H.
    Kamohara, S.
    Yamaguchi, Y.
    Mizutani, T.
    Hiramoto, Toshiro
    2013 INTERNATIONAL CONFERENCE ON SEMICONDUCTOR TECHNOLOGY FOR ULTRA LARGE SCALE INTEGRATED CIRCUITS AND THIN FILM TRANSISTORS (ULSIC VS. TFT 4), 2013, 54 (01): : 189 - 196
  • [44] A low power Schmitt-trigger driven 10T SRAM Cell for high speed applications
    Soni, Lokesh
    Pandey, Neeta
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [45] A 10T Subthreshold SRAM Cell with Minimal Bitline Switching for Ultra-Low Power Applications
    Swaati
    Das, Bishnu Prasad
    VLSI DESIGN AND TEST, 2017, 711 : 487 - 495
  • [46] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    Elangovan, M.
    Sharma, Kulbhushan
    Sachdeva, Ashish
    Gupta, Lipika
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 43 (3) : 1627 - 1660
  • [47] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    M. Elangovan
    Kulbhushan Sharma
    Ashish Sachdeva
    Lipika Gupta
    Circuits, Systems, and Signal Processing, 2024, 43 : 1627 - 1660
  • [48] Selecting the best ultralow-power turbine at the conceptual-design stage
    Kalabukhov D.S.
    Martynov A.A.
    Kalabukhov, D.S. (dskalabuhov@gmail.com), 1600, Allerton Press Incorporation (37): : 300 - 309
  • [49] Design of An Ultralow-power CMOS Relaxation Oscillator for Piezoresistive Pressure Sensor
    Huang, Si-Bo
    Chen, Jian-Guang
    Yang, Feng
    Cheng, Yu-Hua
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1375 - 1377
  • [50] High Stable and Low Power 10T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (10)