Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [31] Stacked Transistor Based Multimode Power Efficient MTCMOS Full Adder Design in 90nm CMOS Technology
    Solanki, Sneha
    Kumar, Anjan
    Dubey, Richa
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 663 - 667
  • [32] Imprecise Subtractor Using a New Efficient Approximate-Based Gate Diffusion Input Full Adder for Bioimages Processing
    Bahrami, Forouzan
    Shiri, Nabiollah
    Pesaran, Farshad
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 108
  • [33] The design and application of QCA full adder based on improved five-input majority gate
    Liu, Shuai
    Xie, Guang-Jun
    Zhang, Yong-Qiang
    Xiang, Yun-Long
    Lü, Hong-Jun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2015, 43 (02): : 387 - 392
  • [34] Low Power-Area Pass Transistor Logic Based ALU Design Using Low Power Full Adder Design
    Reddy, G. Karthik
    PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [35] Study of different Adders using Full Swing Gate Diffusion Input
    Sahoo, Deepesh
    Deshpande, Abhishek
    Sunitha, M. S.
    2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (IEEE - ICRAIE-2020), 2020,
  • [36] Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic
    Das, Shibam Swamp
    Mishra, Ruby
    Mohapatra, S. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2018), 2018, : 636 - 639
  • [37] Low power 3-input AND/XOR gate design
    Liang, Hao
    Xia, Yinshui
    Qian, Libo
    Huang, Chunlei
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (05): : 940 - 945
  • [38] Design and Analysis of 4 Bit Multipliers using Pass Transistor Logic and Gate Diffusion Input Technique using 18nm FinFET Technology
    Pavithara, P.
    Ramesh, M.
    Prabu, M.
    Kumar, K. Kavin
    Ponmurugan, P.
    Suriyan, V. Udaya
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 291 - 295
  • [39] High Performance MAC Unit Design with Grouping and Decomposition Multiplier and 18 T Gate Diffusion Input-Transmission Gate Adder
    S. Umadevi
    Punith Penumaka
    C. Koushik Ram
    T. Kalavathi Devi
    Circuits, Systems, and Signal Processing, 2025, 44 (4) : 2830 - 2854
  • [40] Design and Simulation of Optical Ex-OR Gate and Binary to Gray Code Converter using Semiconductor Optical Amplifier
    Singh, Babita
    Singh, Rakesh Kumar
    Gangwar, Som Pal
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 314 - 317