Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [41] Design and Test of a Low-Power 90nm Xor/Xnor Gate for Cryptographic Applications
    Tena-Sanchez, Erica
    Castro, Javier
    Acosta, Antonio J.
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [42] Ultra-low power full adder circuit using SOI double-gate MOSFET devices
    Hassoune, I.
    Yang, X.
    O'Connor, I.
    Navarro, D.
    ELECTRONICS LETTERS, 2008, 44 (18) : 1095 - U64
  • [43] High Efficiency Carry Save Adder using Modified-gate Diffusion Input Technique
    Keong, Teoh Yong
    Abd Rahman, Siti Fatimah
    Fathil, Mohamad Faris Mohamad
    Mohamed, Mohamed Fauzi Packeer
    Ayoib, Adilah
    Dhahi, Thikra S.
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2024, 17 : 53 - 59
  • [44] Implementation of Low Power 8-Bit Multiplier using Gate Diffusion Input Logic
    Reddy, B. N. Manjunatha
    Sheshagiri, H. N.
    VijayaKumar, B. R.
    Shanthala, S.
    2014 IEEE 17th International Conference on Computational Science and Engineering (CSE), 2014, : 1868 - 1871
  • [45] Gate-diffusion input (GDI) - A technique for low power design of digital circuits: Analysis and characterization
    Morgenshtein, A
    Fish, A
    Wagner, IA
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 477 - 480
  • [46] Low-Power Null Convention Logic Design Based On Modified Gate Diffusion Input Technique
    Metku, Prashanthi
    Seva, Ramu
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 21 - 22
  • [47] Low-Power Null Convention Logic Multiplier Design Based On Gate Diffusion Input Technique
    Metku, Prashanthi
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 233 - 234
  • [48] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [49] A Novel Low Power Three-Input OR/XNOR Gate Design
    Liang, Hao
    Xia, Yinshui
    Wang, Shiheng
    Qian, Libo
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 342 - 346
  • [50] Adder design using a 5-input majority gate in a novel “multilayer gate design paradigm” for quantum dot cellular automata circuits
    Rohit Kumar
    Bahniman Ghosh
    Shoubhik Gupta
    Journal of Semiconductors, 2015, 36 (04) : 99 - 107