Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [21] A Novel Hybrid Full Adder Based on Gate Diffusion Input Technique, Transmission Gate and Static CMOS Logic
    Hasan, Mehedi
    Saha, Uttam Kumar
    Sorwar, Afran
    Dipto, Md. Ashik Zafar
    Hossain, Muhammad Saddam
    Zaman, Hasan U.
    2019 10TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2019,
  • [22] Efficient Design of Full Adder and Subtractor using 5-input Majority gate in QCA
    Jaiswal, Ramanand
    Sasamal, Trailokya Nath
    2017 TENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2017, : 301 - 306
  • [23] Design of Full Adder circuit using Double Gate MOSFET
    Sahani, Jagdeep Kaur
    Singh, Shiwani
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 57 - 60
  • [24] Analysis of MOSFET Density and Reduction in Power Consumption of Carry Select Adder using Gate Diffusion Input
    Bhatnagar, Sakshi
    Agrawal, Vimal
    Marwal, Rajveer
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [25] New Design of Reversible Full Adder/Subtractor Using R Gate
    Montaser, Rasha
    Younes, Ahmed
    Abdel-Aty, Mahmoud
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 167 - 183
  • [26] New Design of Reversible Full Adder/Subtractor Using R Gate
    Rasha Montaser
    Ahmed Younes
    Mahmoud Abdel-Aty
    International Journal of Theoretical Physics, 2019, 58 : 167 - 183
  • [27] Design of Full Adder/Subtractor using Irreversible IG-A Gate
    Chowdhury, Adib Kabir
    Tan, Daniel Yong Wen
    Yew, Simon Lau Boung
    Wyai, Gary Loh Chee
    Madon, Bakri
    Thangarajah, Akilan
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS, AND CONTROL TECHNOLOGY (I4CT), 2015,
  • [28] Modified Gate Diffusion Input Technique: A New Technique for Enhancing Performance in Full Adder Circuits
    Uma, R.
    Dhavachelvan, P.
    2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING & SECURITY [ICCCS-2012], 2012, 1 : 74 - 81
  • [29] Design of a Low Power 4x4 Multiplier Based on Five Transistor (5-T) Half Adder, Eight Transistor (8-T) Full Adder & Two Transistor (2-T) AND Gate
    Mukherjee, Biswarup
    Roy, Biplab
    Biswas, Arindam
    Ghosal, Aniruddha
    2015 THIRD INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION, CONTROL AND INFORMATION TECHNOLOGY (C3IT), 2015,
  • [30] An enhanced Gate Diffusion Input technique for low power applications
    Radhakrishnan, S.
    Nirmalraj, T.
    Karn, Rakesh Kumar
    MICROELECTRONICS JOURNAL, 2019, 93