Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm

被引:0
|
作者
Reddy, J. Nageswara [1 ]
Reddy, G. Karthik [1 ]
Reddy, V. Padmanabha [2 ]
机构
[1] CMR Coll Engn & Technol, ECE Dept, Hyderabad, Telangana, India
[2] Inst Aeronaut Engn, ECE Dept, Hyderabad, Telangana, India
来源
ICCCE 2018 | 2019年 / 500卷
关键词
GDI; CMOS; EX-OR; Cadence tool;
D O I
10.1007/978-981-13-0212-1_42
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full adder is the one of the main parts of an arithmetic logic unit (ALU). In this paper a full adder is developed using gate diffusion input (GDI) to perform fast arithmetic operations. The main aim of this paper is the design of a two transistor XOR gate-based full adder using a gate diffusion input (GDI) technique. A two transistor (2T) EX-OR gate is a suitable gate in the design of a full adder. The intention behind the novel method of a 2T EX-OR gate-based full adder design is to reduce power and improve speed in an optimized area with a lower transistor count compared with CMOS technology. A GDI approach is the one of better methods available for the design of digital logic circuits and tends to run the improved conditions. The proposed technique is then applied to a full adder design. The complete work is carried out using the 90 nm technology of a cadence tool to calculate power, delay, and area for the 2T EX-OR gate. The resulting analysis shows that the proposed method is better than conventional CMOS technology.
引用
收藏
页码:403 / 410
页数:8
相关论文
共 50 条
  • [1] Low Power Gate Diffusion Input Full Adder using Floating Body
    Park, Geuntae
    Kim, Youngmin
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 337 - 338
  • [2] Design and Analysis of a Modified Low Power CMOS Full Adder Using Gate-Diffusion Input Technique
    Chaddha, Kiran K.
    Chandel, Rajeevan
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 482 - 490
  • [3] Design of Area Effective Full Adder Using Gate Diffusion Input Logic
    Premachand, D. R.
    Eranna, U.
    Haroon, Abdul Lateef P. S.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1515 - 1518
  • [4] Implementation of a Full Adder Circuit with New Full Swing Ex-OR/Ex-NOR Gate
    Musala, Sarada
    Reddy, B. Rajasekhara
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 29 - 33
  • [5] Implementation of Low Power BCD Adder using Gate Diffusion Input Cell
    Saida, Gugulothu
    Meena, Shweta
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1352 - 1355
  • [6] Low Power 1-Bit Full Adder Using Full-Swing Gate Diffusion Input Technique
    Al Badry, Omnia
    Abdelghany, M. A.
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMPUTER ENGINEERING (ITCE' 2018), 2018, : 205 - 208
  • [7] Design of Low Power standard cells using Full Swing Gate Diffusion Input
    Hiremath, Sujatha
    Mathad, Akshata
    Hosur, Amruta
    Koppad, Deepali
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES FOR SMART NATION (SMARTTECHCON), 2017, : 940 - 945
  • [8] Full-Swing Gate Diffusion Input logic-Case-study of low-power CLA adder design
    Morgenshtein, Arkadiy
    Yuzhaninov, Viacheslav
    Kovshilovsky, Alexey
    Fish, Alexander
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) : 62 - 70
  • [9] Ultra-Low Power 8-Transistor Modified Gate Diffusion Input Carbon Nano-Tube Field Effect Transistor Full Adder
    Tyagi, Priyanka
    Singh, Sanjay Kumar
    Dua, Piyush
    IETE JOURNAL OF RESEARCH, 2023, 69 (08) : 5518 - 5531
  • [10] Design and Analysis of Two Dot One Electron QCA Ex-OR Gate in Logically Reversible Gate Design
    Ghosh, Mili
    Mukhopadhyay, Debarka
    Dutta, Paramartha
    2015 International Symposium on Advanced Computing and Communication (ISACC), 2015, : 272 - 277