Low Power High Speed Gated Ground 7t Sram Using Multi-Threshold Cmos Technique

被引:0
|
作者
Thomas, Sabu [1 ]
Akashe, Shyam [1 ]
机构
[1] ITM Univ, ECE, Gwalior, India
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2020年 / 15卷 / 1-2期
关键词
SRAM; MTCMOS; memories; leakage current;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The technology scaling factor has enhanced the demand of the electronic industry. The memories in the electronics domain play a significant role. There is an urgent need to implement low power techniques on these memories which improves their performance parameters. SRAM (Static random-access memory) a semiconductor memory module which stores each bit with the help of bi-stable latch circuit. In this paper 7T SRAM is analyzed by deploying MTCMOS (Multi-threshold Complementary Metal Oxide Semiconductor) techniques. It is found that power consumption and leakage was improved by 23.3% and 26.40% in comparison to the conventional gated ground 7T SRAM, with not much of a difference in noise. The analysis was performed with cadence virtuoso tool on 45nm technology.
引用
收藏
页码:117 / 126
页数:10
相关论文
共 50 条
  • [31] Highly Stable, Dual-port, Sub-threshold 7T SRAM Cell for Ultra-low Power Application
    Sil, Abhijit
    Bakkamanthala, Srikanth
    Karlapudi, Swetha
    Bayoumi, Magdy
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 493 - 496
  • [32] Selective multi-threshold technique for high-performance and low-standby applications
    Usami, K
    Kawabe, N
    Koizumi, M
    Seta, K
    Furusawa, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2667 - 2673
  • [33] Low-power carry look-ahead adder with multi-threshold voltage CMOS technology
    Kim, Jeong Beom
    Kim, Dong Whee
    CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 537 - +
  • [34] Low-Power Carry Look-Ahead Adder With Multi-Threshold Voltage CMOS Technology
    Kim, Dong Whee
    Kim, Jeong Beom
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2152 - 2155
  • [35] A low-power high-speed 1-mb CMOS SRAM
    Tan, SH
    Loh, PY
    Sulaiman, MS
    DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 281 - +
  • [36] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28
  • [37] Design analysis of a low-power, high-speed 8 T SRAM cell using dual-threshold CNTFETs
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Basha, Shaik Javid
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [38] Low Power Consuming 1 KB (32 × 32) Memory Array Using Compact 7T SRAM Cell
    Shalini Singh
    Shyam Akashe
    Wireless Personal Communications, 2017, 96 : 1099 - 1109
  • [39] A high speed low power CMOS clock driver using charge recycling technique
    Bouras, I
    Liaperdos, Y
    Arapoyanni, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 657 - 660
  • [40] Process Aware Ultra-High-Speed Hybrid Sensing Technique for Low Power Near-Threshold SRAM
    Reniwal, Bhupendra Singh
    Vishvakarma, Santosh Kumar
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 1 - 9