Low Power Consuming 1 KB (32 × 32) Memory Array Using Compact 7T SRAM Cell

被引:0
|
作者
Shalini Singh
Shyam Akashe
机构
[1] ITM University,Department of Electronics and Communication Engineering
来源
关键词
Low power; 7T SRAM cell; CMOS; Decoder;
D O I
暂无
中图分类号
学科分类号
摘要
Rapid increase in technology is showing a great perception in assessing the complexity of design that can be integrated on a single chip dramatically. Minimum feature sizes, low power consumption, minimum cost and high performance have become the key characteristics of any electronic component. All these factors have plunged the designers into the sub micron space which brings the leakage parameters into forefront. Many electronic components especially digital designs are designed for the storage of data, highlighting the use of memory. So this paper is dedicated to the storage of data by designing 1 KB memory using SRAM. The cell used in implementing the array structure is 7T SRAM with the minimum leakage current 20.16 pA and average delay of 21 ns. This has been done in the form of an array which is a two dimensional structure of basic unit cell SRAM. The array formed in this paper is a squared array of 32 × 32. The other supporting devices in executing this array are address decoder, precharge circuit, write driver circuit and sense amplifiers. The verification of working of 1 KB SRAM array has been done in cadence virtuoso tool in 45 nm technology.
引用
收藏
页码:1099 / 1109
页数:10
相关论文
共 50 条
  • [1] Low Power Consuming 1 KB (32 x 32) Memory Array Using Compact 7T SRAM Cell
    Singh, Shalini
    Akashe, Shyam
    WIRELESS PERSONAL COMMUNICATIONS, 2017, 96 (01) : 1099 - 1109
  • [2] Design of 32 x 32 (1 KB) SRAM array using 10T SRAM cell for portable low power biomedical applications
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
  • [3] Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology
    Elangovan, M.
    Muthukrishnan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [4] Low Voltage 7T SRAM cell in 32nm CMOS Technology Node
    Rawat, Bhawna
    Gupta, Kirti
    Goel, Nidhi
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 231 - 234
  • [5] Low Power Multi Threshold 7T SRAM Cell
    Sachan, Divyesh
    Peta, Harish
    Malik, Kamaldeep Singh
    Goswami, Manish
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 257 - 260
  • [6] Low-power cache design using 7T SRAM cell
    Aly, Ramy E.
    Bayoumi, Magdy A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (04) : 318 - 322
  • [7] Design and Performance Analysis of 32 x 32 Memory Array SRAM for Low-Power Applications
    Xue, Xingsi
    Sai Kumar, Aruru
    Khalaf, Osamah Ibrahim
    Somineni, Rajendra Prasad
    Abdulsahib, Ghaida Muttashar
    Sujith, Anumala
    Dhanuja, Thanniru
    Vinay, Muddasani Venkata Sai
    ELECTRONICS, 2023, 12 (04)
  • [8] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [9] 7T SRAM based Memory Cell
    Sharif, Kazi Fatima
    Islam, Riazul
    Haque, Mahbubul
    Keka, Marzia Akhter
    Biswas, Satyendra N.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIVE MECHANISMS FOR INDUSTRY APPLICATIONS (ICIMIA), 2017, : 191 - 194
  • [10] A 32-nm Subthreshold 7T SRAM Bit Cell With Read Assist
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3473 - 3483