Low Power High Speed Gated Ground 7t Sram Using Multi-Threshold Cmos Technique

被引:0
|
作者
Thomas, Sabu [1 ]
Akashe, Shyam [1 ]
机构
[1] ITM Univ, ECE, Gwalior, India
来源
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES | 2020年 / 15卷 / 1-2期
关键词
SRAM; MTCMOS; memories; leakage current;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The technology scaling factor has enhanced the demand of the electronic industry. The memories in the electronics domain play a significant role. There is an urgent need to implement low power techniques on these memories which improves their performance parameters. SRAM (Static random-access memory) a semiconductor memory module which stores each bit with the help of bi-stable latch circuit. In this paper 7T SRAM is analyzed by deploying MTCMOS (Multi-threshold Complementary Metal Oxide Semiconductor) techniques. It is found that power consumption and leakage was improved by 23.3% and 26.40% in comparison to the conventional gated ground 7T SRAM, with not much of a difference in noise. The analysis was performed with cadence virtuoso tool on 45nm technology.
引用
收藏
页码:117 / 126
页数:10
相关论文
共 50 条
  • [21] Low Voltage 7T SRAM cell in 32nm CMOS Technology Node
    Rawat, Bhawna
    Gupta, Kirti
    Goel, Nidhi
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 231 - 234
  • [22] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [23] Characterization of a Novel Low Leakage Power and Area Efficient 7T SRAM Cell
    Venkatareddy, A.
    Sithara, R.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 202 - 206
  • [24] TFET-Based Robust 7T SRAM Cell for Low Power Application
    Ahmad, Sayeed
    Ahmad, Syed Afzal
    Muqeem, Mohd
    Alam, Naushad
    Hasan, Mohd
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (09) : 3841 - 3847
  • [25] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112
  • [26] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Mirhosseini, Seyed Mostafa
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1257 - 1267
  • [27] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Mojtaba Maleknejad
    Somayyeh Mohammadi
    Seyed Mostafa Mirhosseini
    Keivan Navi
    Hamid Reza Naji
    Mehdi Hosseinzadeh
    Journal of Computational Electronics, 2018, 17 : 1257 - 1267
  • [28] Design and Analysis of a Low Power Multi-Threshold CMOS Based ARM926 System
    Idgunji, Sachin
    Flynn, David
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (01) : 48 - 59
  • [29] Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology
    Elangovan, M.
    Muthukrishnan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [30] Characterization of a Novel Low Leakage Power-Efficient Asymmetric 7T SRAM Cell
    Shashidhar, Dhavala
    Sharma, Vivek
    Prashanth, G. R.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 1768 - 1773