Design and Analysis of 6T, 8T and 9T Decanano SRAM Cell at 45 nm Technology

被引:0
|
作者
Randhawa, Yogeshwar Singh [2 ]
Sharma, Sanjay [1 ]
机构
[1] Thapar Univ, Dept Elect & Commun Engn, Patiala, Punjab, India
[2] Singhania Univ, Dept Elect & Commun Engn, Pacheri Bad Jhujhunu 333515, Rajasthan, India
关键词
6T SRAM Cell; 8T SRAM Cell; Data Retention Voltage; Read Noise Margin; Write Noise Margin; Intrinsic Parameter Fluctuation;
D O I
10.1166/jctn.2012.2265
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Data retention and leakage current reduction are among the major area of concern in today's CMOS technology. In this paper 6T, 8T and 9T SRAM cell have been compared on the basis of read noise margin (RNM), write noise margin (WNM), read delay, write delay, data retention voltage (DRV), layout and parasitic capacitance. Corner and statistical simulation of the noise margin has been carried out to analyze the effect of intrinsic parameter fluctuations. Both 81 SRAM cell and 9T SRAM cell provides higher read noise margin (around 4 times increase in RNM) as compared to 61 SRAM cell. Although the size of 8T SRAM cell is around 1.35 times higher than that of the 81 SRAM cell but it provides higher write stability. Due to single ended bit line sensing the write stability of 8T SRAM cell is greatly affected. The 8T SRAM cell provides a write "1" noise margin which is approximately 3 times smaller than that of the 9T SRAM cell. The data retention voltage for 8T SRAM cell was found to be 93.64 mV while for 91 SRAM cell it was 84.5 mV and for 6T SRAM cell it was 252.3 mV. Read delay for 9T SRAM cell is 98.85 ps while for 6T SRAM cell it is 72.82 ps and for 8T SRAM cell it is 77.72 ps. The higher read delay for 9T SRAM cell is attributed to the fact that dual threshold voltage technology has been in it in order to reduce the leakage current. Write delay for 9T SRAM cell was found to be 10 ps, 45.47 ps for 81 SRAM cell and 8.97 ps for 6T SRAM cell. The simulation has been carried out on 45 nm CMOS technology.
引用
收藏
页码:1686 / 1692
页数:7
相关论文
共 50 条
  • [41] Design of a Stable Read-Decoupled 6T SRAM Cell at 16-nm Technology Node
    Anand, Nitin
    Sinha, Anubhav
    Roy, Chandramauleshwar
    Islam, Aminul
    2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION TECHNOLOGY CICT 2015, 2015, : 524 - 528
  • [42] Optimization Techniques for High Performance 9T SRAM Cell Design
    Patel, Pramod Kumar
    Malik, M. M.
    Gupta, Tarun
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 1, 2016, 50 : 269 - 279
  • [43] Design of Several Important Peripheral Circuits of SRAM Based on 9T SRAM Cell
    Zhao Huizhuo
    PROCEEDINGS OF 2009 CONFERENCE ON COMMUNICATION FACULTY, 2009, : 23 - 26
  • [44] Ultra low power dual-gate 6T and 8T stack forced CNFET SRAM cells
    Maruthamuthu, Saravana
    MICROELECTRONICS JOURNAL, 2013, 44 (01) : 15 - 19
  • [45] Simulations on 130 nm Technology 6T SRAM Cell for Near-Threshold Operation
    Kutila, Mika
    Paasio, Ari
    Lehtonen, Teijo
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1211 - 1214
  • [46] Design of 6T, 5T and 4T SRAM Cell on Various Performance
    Singh, Wazir
    Kumar, G. Anil
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 899 - 904
  • [47] Area comparison between 6T and 8T SRAM cells in dual-Vdd scheme and DVS scheme
    Morita, Yasuhiro
    Fujiwara, Hidehiro
    Noguchi, Hiroki
    Iguchi, Yusuke
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2695 - 2702
  • [48] A Priority-Based 6T/8T Hybrid SRAM Architecture for Aggressive Voltage Scaling in Video Applications
    Chang, Ik Joon
    Mohapatra, Debabrata
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (02) : 101 - 112
  • [49] SEU STUDY OF 4T, 6T, 7T, 8T, 10T MOSFET BASED SRAM USING TCAD SIMULATION
    Bhuvaneshwari, Y. V.
    Sai, Nama Prem
    Kumar, N. Vinodh
    Thiruvenkatesan, C.
    Srinivasan, R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [50] A novel 90nm 8T SRAM cell with enhanced stability
    Sil, Abhijit
    Ghosh, Soumik
    Bayoumi, Magdy
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 242 - +