Design and Analysis of 6T, 8T and 9T Decanano SRAM Cell at 45 nm Technology

被引:0
|
作者
Randhawa, Yogeshwar Singh [2 ]
Sharma, Sanjay [1 ]
机构
[1] Thapar Univ, Dept Elect & Commun Engn, Patiala, Punjab, India
[2] Singhania Univ, Dept Elect & Commun Engn, Pacheri Bad Jhujhunu 333515, Rajasthan, India
关键词
6T SRAM Cell; 8T SRAM Cell; Data Retention Voltage; Read Noise Margin; Write Noise Margin; Intrinsic Parameter Fluctuation;
D O I
10.1166/jctn.2012.2265
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Data retention and leakage current reduction are among the major area of concern in today's CMOS technology. In this paper 6T, 8T and 9T SRAM cell have been compared on the basis of read noise margin (RNM), write noise margin (WNM), read delay, write delay, data retention voltage (DRV), layout and parasitic capacitance. Corner and statistical simulation of the noise margin has been carried out to analyze the effect of intrinsic parameter fluctuations. Both 81 SRAM cell and 9T SRAM cell provides higher read noise margin (around 4 times increase in RNM) as compared to 61 SRAM cell. Although the size of 8T SRAM cell is around 1.35 times higher than that of the 81 SRAM cell but it provides higher write stability. Due to single ended bit line sensing the write stability of 8T SRAM cell is greatly affected. The 8T SRAM cell provides a write "1" noise margin which is approximately 3 times smaller than that of the 9T SRAM cell. The data retention voltage for 8T SRAM cell was found to be 93.64 mV while for 91 SRAM cell it was 84.5 mV and for 6T SRAM cell it was 252.3 mV. Read delay for 9T SRAM cell is 98.85 ps while for 6T SRAM cell it is 72.82 ps and for 8T SRAM cell it is 77.72 ps. The higher read delay for 9T SRAM cell is attributed to the fact that dual threshold voltage technology has been in it in order to reduce the leakage current. Write delay for 9T SRAM cell was found to be 10 ps, 45.47 ps for 81 SRAM cell and 8.97 ps for 6T SRAM cell. The simulation has been carried out on 45 nm CMOS technology.
引用
收藏
页码:1686 / 1692
页数:7
相关论文
共 50 条
  • [21] A Comparative Performance Analysis of 6T & 9T SRAM Integrated Circuits: SOI vs. Bulk
    Khan, Qazi Mashaal
    Perdriau, Richard
    Ramdani, Mohamed
    Koohestani, Mohsen
    IEEE LETTERS ON ELECTROMAGNETIC COMPATIBILITY PRACTICE AND APPLICATIONS, 2022, 4 (02): : 25 - 30
  • [22] Design and Analysis of a Noise Induced 6T SRAM Cell
    Rizvi, Isma
    Nidhi
    Mishra, Rajesh
    Hashmi, M. S.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4209 - 4213
  • [23] DESIGN AND PERFORMANCE ANALYSIS OF 6T SRAM CELL IN 22nm CMOS AND FINFET TECHNOLOGY NODES
    Sanjana, S. R.
    Ramakrishna, Balaji S.
    Samiksha
    Banu, Roohila
    Shubham, Prateek
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 38 - 42
  • [24] Single Event Upsets characterization of 65 nm CMOS 6T and 8T SRAM cells for ground level environment
    Malagon, Daniel
    Torrens, Gabriel
    Segura, Jaume
    Bota, Sebastia A.
    MICROELECTRONICS RELIABILITY, 2020, 110 (110)
  • [25] Design and analysis of CMOS based 6T SRAM cell at different technology nodes
    Devi, Meenakshi
    Madhu, Charu
    Garg, Nidhi
    MATERIALS TODAY-PROCEEDINGS, 2020, 28 : 1695 - 1700
  • [26] Area optimization in 6T and 8T SRAM cells considering Vth variation in future processes
    Morita, Yasuhiro
    Fujiwara, Hidehiro
    Noguchi, Hiroki
    Iguchi, Yusuke
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 1949 - 1956
  • [27] Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology
    Kumar, A. S. V. S. V. Prabhu Deva
    Suman, B. Shaiwal
    Sarkar, C. Arup
    Kushwaha, D. Vivekanand
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2218 - 2222
  • [28] Statistical Design of the 6T SRAM Bit Cell
    Gupta, Vasudha
    Anis, Mohab
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 93 - 104
  • [29] Comparison on 6T, 5T and 4T SRAM Cell using 22nm technology
    Rohini, R.
    Sampson, Jenyfal
    Sivakumar, P.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [30] OPTIMIZED PROPOSED 9T SRAM CELL
    Madhukar, K.
    Nayak, V. Shiva Prasad
    Ramchander, N.
    Prasad, Govind
    Manjunathachari, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 170 - 174