Performance Analysis of Multi-bank DRAM with Increased Clock Frequency

被引:0
|
作者
Cho, Su-Jin [1 ]
Ahn, Jaewoo [1 ]
Choi, Hyojin [1 ]
Sung, Wonyong [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151744, South Korea
来源
2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | 2012年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the performance of computer systems improves, the peak bandwidth of the DRAM system needs to be increased. In this study, we analyze the performance of multi-bank DRAMs when increasing the clock frequency by employing three metrics: data bus busy time, bank busy time and inter-bank interference time. We use a cycle-accurate DRAM model simulator to quantitatively measure each metric. Increasing the DRAM clock frequency obviously contributes to lowering the data bus busy time. From the analysis result, we find that raising the number of banks is needed when increasing the DRAM clock frequency. However, the inter-bank interference time becomes the performance bottleneck as the number of banks increases. We suggest that future multi-bank DRAM system should tackle this side-effect to efficiently exploit the faster clock frequency.
引用
收藏
页码:2477 / 2480
页数:4
相关论文
共 50 条
  • [21] Static energy saving through multi-bank memory architecture
    Lafond, Sebastien
    Lilius, Johan
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 43 - +
  • [22] A New Multi-Bank E-cash Protocol with Anonymity Control
    Wang, Lingling
    FIFTH INTERNATIONAL CONFERENCE ON INFORMATION ASSURANCE AND SECURITY, VOL 1, PROCEEDINGS, 2009, : 536 - 539
  • [23] System level multi-bank main memory configuration for energy reduction
    Ben Fradj, Hanene
    Belleudy, Cecile
    Auguin, Michel
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 84 - 94
  • [24] <bold>Multi-Bank Main Memory Architecture with Dynamic Voltage Frequency </bold>Scaling for System Energy Optimization
    Ben Fradj, Hanene
    Belleudy, Cecile
    Auguin, Michel
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 89 - +
  • [25] Interleaved Multi-Bank Scratchpad Memories: A Probabilistic Description of Access Conflicts
    Tretter, Andreas
    Kumar, Pratyush
    Thiele, Lothar
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [26] Using data compression to increase energy savings in multi-bank memories
    Kandemir, M
    Ozturk, O
    Irwin, MJ
    Kolcu, I
    EURO-PAR 2004 PARALLEL PROCESSING, PROCEEDINGS, 2004, 3149 : 310 - 317
  • [27] Optimizing the data placement and transformation for multi-bank CGRA computing system
    Zhao, Zhongyuan
    Liu, Yantao
    Sheng, Weiguang
    Krishna, Tushar
    Wang, Qin
    Mao, Zhigang
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1087 - 1092
  • [28] Multi-Bank On-Chip Memory Management Techniques for CNN Accelerators
    Kang, Duseok
    Kang, Donghyun
    Ha, Soonhoi
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (05) : 1181 - 1193
  • [29] PROBLEMS OF THE CONTROL MODEL SYNTHESIS BASED ON THE MULTI-BANK GMDH ALGORITHM
    IVAKHNENKO, AG
    BELOZERSKY, EA
    KOZUBOVSKY, SF
    AVTOMATIKA, 1981, (01): : 75 - 84
  • [30] Sparse Convolution FPGA Accelerator Based on Multi-Bank Hash Selection
    Xu, Jia
    Pu, Han
    Wang, Dong
    MICROMACHINES, 2025, 16 (01)