Performance Analysis of Multi-bank DRAM with Increased Clock Frequency

被引:0
|
作者
Cho, Su-Jin [1 ]
Ahn, Jaewoo [1 ]
Choi, Hyojin [1 ]
Sung, Wonyong [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151744, South Korea
来源
2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | 2012年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the performance of computer systems improves, the peak bandwidth of the DRAM system needs to be increased. In this study, we analyze the performance of multi-bank DRAMs when increasing the clock frequency by employing three metrics: data bus busy time, bank busy time and inter-bank interference time. We use a cycle-accurate DRAM model simulator to quantitatively measure each metric. Increasing the DRAM clock frequency obviously contributes to lowering the data bus busy time. From the analysis result, we find that raising the number of banks is needed when increasing the DRAM clock frequency. However, the inter-bank interference time becomes the performance bottleneck as the number of banks increases. We suggest that future multi-bank DRAM system should tackle this side-effect to efficiently exploit the faster clock frequency.
引用
收藏
页码:2477 / 2480
页数:4
相关论文
共 50 条
  • [31] Multi-bank electronic cash scheme based on elliptic curve cryptosystem
    Wang, Daxing
    Xu, Leying
    UPB Scientific Bulletin, Series C: Electrical Engineering and Computer Science, 2020, 82 (04): : 131 - 142
  • [32] MULTI-BANK ELECTRONIC CASH SCHEME BASED ON ELLIPTIC CURVE CRYPTOSYSTEM
    Wang, Daxing
    Xu, Leying
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2020, 82 (04): : 131 - 142
  • [33] Influence of loop optimizations on energy consumption of multi-bank memory systems
    Kandemir, M
    Kolcu, I
    Kadayif, I
    COMPILER CONSTRUCTION, PROCEEDINGS, 2002, 2304 : 276 - 292
  • [34] Software Programmable Data Allocation in Multi-Bank Memory of SIMD Processors
    Wang, Jian
    Sohl, Joar
    Kraigher, Olof
    Liu, Dake
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 28 - 33
  • [35] Compiler-directed array interleaving for reducing energy in multi-bank memories
    Delaluz, V
    Kandemir, M
    Vijaykrishnan, N
    Irwin, MJ
    Sivasubramaniam, A
    Kolcu, I
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 288 - 293
  • [36] Multi-bank check recognition system: Consideration on the numeral amount recognition module
    Heutte, L
    BarbosaPereira, P
    Bougeois, O
    Moreau, JV
    Plessis, B
    Courtellemont, P
    Lecourtier, Y
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1997, 11 (04) : 595 - 618
  • [37] A Fully Parallel Content Addressable Memory Design Using Multi-Bank Structure
    Jiang, Shixiong
    Saravanan, Vijayalakshmi
    Yan, Pengzhan
    Sridhar, Ramalingam
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 338 - 343
  • [38] A security multi-bank e-cash protocol based on smart card
    Liu, Wen-Yuan
    Luo, Yong-An
    Si, Ya-Li
    PROCEEDINGS OF 2007 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2007, : 3244 - +
  • [39] Multi-port SRAM with Multi-bank for Self-organizing Maps Neural Network
    An, Fengwei
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 860 - 862
  • [40] Automatic data migration for reducing energy consumption in multi-bank memory systems
    De La Luz, V
    Kandemir, M
    Kolcu, I
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 213 - 218