Fifficient Hardware Architecture of Deterministic MPA Decoder for SCMA

被引:0
|
作者
Yang, Chao [1 ]
Zhang, Chuan [1 ]
Zhang, Shunqing [2 ]
You, Xiaohu [1 ]
机构
[1] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Jiangsu, Peoples R China
[2] Intel Labs, Intel Collaborat Res Inst Mobile Networking & Com, Shanghai, Peoples R China
基金
对外科技合作项目(国际科技项目);
关键词
Terms Sparse code multiple access (SCMA); deterministic message passing algorithm (DMPA); hardware architecture; stage-level folding; loop bound analysis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sparse code multiple access (SCMA) is a new kind of multiple access (MA) technology which ranks one of the most promising candidates for 56 wireless because of its outstanding performance. SCMA enjoys stronger overloading tolerance compared with traditional MA technologies. It also takes the advantage of sparse property to achieve lower complexity when using message passing algorithm (MPA). In this paper, a deterministic MPA (DMAP) is proposed for SCMA. Numerical result shows that DMPA achieves good performance in term of bit error rate (BER) and is capable to transmit more information with the same amount of physical resources. Furthermore, hardware architecture of DMPA is also put forward in this paper. For original DMPA, the data is updated in single but bulky step, which slows down the operation frequency. Apart from this, the DMPA decoder has 1 basic units, in need of large amount of hardware. Therefore, a stage-level folded structure for DMPA is first proposed with consideration of both the speed and efficiency, which is the main contribution. For better demonstration of the advantages, a loop bound analysis of it has also been made in this paper.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [1] Efficient Hardware Architecture of Deterministic MPA Decoder for SCMA
    Yang, Chao
    Zhang, Chuan
    Zhang, Shunqing
    You, Xiaohu
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 392 - 395
  • [2] Hardware Architecture for a universal LDPC Decoder
    Beuschel, C.
    Pfleiderer, H-J
    ADVANCES IN RADIO SCIENCE, 2009, 7 : 213 - 218
  • [3] Polar Codes Sequential Decoder Hardware Architecture
    Krylov, Aleksei
    Rashich, Andrey
    Gelgor, Aleksandr
    Fadeev, Dmitrii
    2019 42ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2019, : 261 - 264
  • [4] Performance Characterization of an SCMA Decoder
    Alizadeh, Roya
    Belanger, Normand
    Savaria, Yvon
    Boyer, Francois-R
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [5] An efficient hardware architecture for interpolation filter of HEVC decoder
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [6] A Hardware Decoder Architecture for General String Matching Technique
    Zhou, Kailun
    Zhao, Liping
    Lin, Tao
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (04) : 560 - 572
  • [7] Parallel Scalable Hardware Architecture for Hard Raptor Decoder
    Mladenov, T.
    Nooshabadi, S.
    Kim, K.
    Dassatti, A.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3741 - 3744
  • [8] Hardware Architecture for List Successive Cancellation Polar Decoder
    Zhang, Chuan
    You, Xiaohu
    Sha, Jin
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 209 - 212
  • [9] Low hardware complexity parallel turbo decoder architecture
    Wang, ZF
    Tang, YY
    Wang, Y
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 53 - 56
  • [10] A novel hardware architecture of intra and inter prediction for multistandard video decoder
    Department of Information and Electrical Engineering, Zhejiang University City College, Hangzhou, China
    J. Convergence Inf. Technol., 2012, 8 (381-388):