Fifficient Hardware Architecture of Deterministic MPA Decoder for SCMA

被引:0
|
作者
Yang, Chao [1 ]
Zhang, Chuan [1 ]
Zhang, Shunqing [2 ]
You, Xiaohu [1 ]
机构
[1] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Jiangsu, Peoples R China
[2] Intel Labs, Intel Collaborat Res Inst Mobile Networking & Com, Shanghai, Peoples R China
基金
对外科技合作项目(国际科技项目);
关键词
Terms Sparse code multiple access (SCMA); deterministic message passing algorithm (DMPA); hardware architecture; stage-level folding; loop bound analysis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sparse code multiple access (SCMA) is a new kind of multiple access (MA) technology which ranks one of the most promising candidates for 56 wireless because of its outstanding performance. SCMA enjoys stronger overloading tolerance compared with traditional MA technologies. It also takes the advantage of sparse property to achieve lower complexity when using message passing algorithm (MPA). In this paper, a deterministic MPA (DMAP) is proposed for SCMA. Numerical result shows that DMPA achieves good performance in term of bit error rate (BER) and is capable to transmit more information with the same amount of physical resources. Furthermore, hardware architecture of DMPA is also put forward in this paper. For original DMPA, the data is updated in single but bulky step, which slows down the operation frequency. Apart from this, the DMPA decoder has 1 basic units, in need of large amount of hardware. Therefore, a stage-level folded structure for DMPA is first proposed with consideration of both the speed and efficiency, which is the main contribution. For better demonstration of the advantages, a loop bound analysis of it has also been made in this paper.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [21] Hardware Acceleration of a Fully Parallel Viterbi Decoder Architecture for Narrow Band IOT
    Ellamei, Mamdouh H.
    Abd El Ghany, Mohamed A.
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [22] A Hardware Spinal Decoder
    Iannucci, Peter A.
    Fleming, Kermin Elliott
    Perry, Jonathan
    Balakrishnan, Hari
    Shah, Devavrat
    PROCEEDINGS OF THE EIGHTH ACM/IEEE SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'12), 2012, : 151 - 161
  • [23] Energy-Fifficient Architecture for Stride Permutation on Streaming Data
    Chen, Ren
    Prasanna, Victor K.
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [24] Effect of Spatial Multiplexing on the Performance of MPA Detection in Downlink SCMA
    Ebi, Shintaro
    Saba, Takahiko
    2016 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2016,
  • [25] Modified SCMA Decoder for 5G Uplink System
    Deepshikha
    Vanidevi, M.
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [26] A Low Complexity SCMA Decoder Based on List Sphere Decoding
    Wei, Fan
    Chen, Wen
    2016 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2016,
  • [27] Optimized Hardware Architecture of Tile to Raster Scan Buffer for Video Decoder and Display Processor
    Seong, Han-Soo
    Jung, Choonsik
    2023 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, ICCE, 2023,
  • [28] ADMM Hardware Decoder for Regular LDPC Codes Using a NISC-Based Architecture
    Debbabi, Imen
    Le Gal, Bertrand
    Khouja, Nadia
    Tlili, Fethi
    Jego, Christophe
    2018 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2018,
  • [29] Reconfigurable Hardware Architecture of Area-Efficient Multimode Successive Cancellation (SC) Decoder
    Shih, Xin-Yu
    Tsai, Jui-Hung
    Li, Bing-Xuan
    Huang, Chi-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (04) : 2291 - 2295
  • [30] Low Complexity MPA Detector Based on Sphere Decoding for SCMA
    Yang, Lin
    Ma, Xinying
    Siu, Yunming
    IEEE COMMUNICATIONS LETTERS, 2017, 21 (08) : 1855 - 1858