Fifficient Hardware Architecture of Deterministic MPA Decoder for SCMA

被引:0
|
作者
Yang, Chao [1 ]
Zhang, Chuan [1 ]
Zhang, Shunqing [2 ]
You, Xiaohu [1 ]
机构
[1] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Jiangsu, Peoples R China
[2] Intel Labs, Intel Collaborat Res Inst Mobile Networking & Com, Shanghai, Peoples R China
基金
对外科技合作项目(国际科技项目);
关键词
Terms Sparse code multiple access (SCMA); deterministic message passing algorithm (DMPA); hardware architecture; stage-level folding; loop bound analysis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sparse code multiple access (SCMA) is a new kind of multiple access (MA) technology which ranks one of the most promising candidates for 56 wireless because of its outstanding performance. SCMA enjoys stronger overloading tolerance compared with traditional MA technologies. It also takes the advantage of sparse property to achieve lower complexity when using message passing algorithm (MPA). In this paper, a deterministic MPA (DMAP) is proposed for SCMA. Numerical result shows that DMPA achieves good performance in term of bit error rate (BER) and is capable to transmit more information with the same amount of physical resources. Furthermore, hardware architecture of DMPA is also put forward in this paper. For original DMPA, the data is updated in single but bulky step, which slows down the operation frequency. Apart from this, the DMPA decoder has 1 basic units, in need of large amount of hardware. Therefore, a stage-level folded structure for DMPA is first proposed with consideration of both the speed and efficiency, which is the main contribution. For better demonstration of the advantages, a loop bound analysis of it has also been made in this paper.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [31] A Novel Hardware Architecture Design for Binary Arithmetic Decoder Engines Based on Bitstream Flow Analysis
    Depra, Dieison Antonello
    da Rosa, Vagner Santos
    Bampi, Sergio
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 239 - 244
  • [32] Design and Implementation of Mixed Parallel and Dataflow Architecture for Intra-prediction Hardware in HEVC Decoder
    Choudhury, Rituparna
    Rangababu, P.
    VLSI DESIGN AND TEST, 2017, 711 : 742 - 750
  • [33] Low Complexity MPA Based on Dynamic Threshold and Stability Judgment for SCMA
    Zhao, Xiaoyan
    Wang, Cheng
    Cai, Songsong
    Wang, Weidong
    2022 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2022), 2022, : 3302 - 3307
  • [34] Complexity Reduction of Max-Log-MPA Based on Thresholds in SCMA
    Mataveli, Luis O.
    2020 23RD INTERNATIONAL SYMPOSIUM ON WIRELESS PERSONAL MULTIMEDIA COMMUNICATIONS (WPMC 2020), 2020,
  • [35] 上行SCMA系统的串行球形解码MPA算法
    杜军均
    贾国庆
    易辉跃
    许晖
    张武雄
    佳木斯大学学报(自然科学版), 2020, 38 (03) : 37 - 40
  • [36] On Fixed-Point Implementation of Log-MPA for SCMA Signals
    Liu, Jiaqi
    Wu, Gang
    Li, Shaoqian
    Tirkkonen, Olav
    IEEE WIRELESS COMMUNICATIONS LETTERS, 2016, 5 (03) : 324 - 327
  • [37] Improving Performance of SCMA MPA Decoders Using Estimation of Conditional Probabilities
    Ghaffari, Alireza
    Leonardon, Mathieu
    Savaria, Yvon
    Jego, Christophe
    Leroux, Camille
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 21 - 24
  • [38] Low Complexity Joint MPA Detection for Downlink MIMO-SCMA
    Tang, Siyang
    Hao, Li
    Ma, Zheng
    2016 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2016,
  • [39] Gallager B Decoder on Noisy Hardware
    Yazdi, S. M. Sadegh Tabatabaei
    Cho, Hyungmin
    Dolecek, Lara
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2013, 61 (05) : 1660 - 1673
  • [40] Implementation of Turbo/MAP decoder hardware
    Wang, Xue-Dong
    Yang, Hua
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2002, 34 (02): : 173 - 176