A low-power implementation of asynchronous 8051 employing adaptive pipeline structure

被引:10
|
作者
Lee, Je-Hoon [1 ]
Kim, Young Hwan [2 ]
Cho, Kyoung-Rok [1 ]
机构
[1] Chungbuk Natl Univ, BK Chungbuk Informat Technol Ctr 21, Chungbuk 361763, South Korea
[2] Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South Korea
关键词
asynchronous logic circuits; computer architecture; microprocessor; pipelines; power analysis;
D O I
10.1109/TCSII.2008.921589
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power implementation of the A8051 processor. It employs an adaptive pipeline structure that allows to skip a redundant stage operation and to combine with the neighboring empty stage. The processor has three features to reduce the power dissipation as well as to improve performance: multilooping control for multicycle instructions, branch predictor for unconditional branches, and a single threading in the EXE stage. The experimental results show that A8051 runs about 1.8 times faster than the synchronous counterpart, CIP51 [reported in the HC8051F0xx Family Datasheet (2002)]. In terms of Et-2, our implementation shows 15 times higher efficiency than that of asynchronous counterpart developed by the Nanyang University [Chang and Gwee (2006)].
引用
收藏
页码:673 / 677
页数:5
相关论文
共 50 条
  • [31] DESIGN AND IMPLEMENTATION OF A LOW-POWER WORKSTATION
    Bai, Ying-Wen
    Tsai, Chun-Yang
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 534 - 539
  • [32] PIEZOELECTRIC COUPLE METER FOR LOW-POWER ASYNCHRONOUS MOTORS
    BRANDOLINI, A
    MANIGRASSO, R
    ELETTROTECNICA, 1972, 59 (12): : 1264 - 1273
  • [33] Asynchronous switching for low-power networks-on-chip
    El-Moursy, Magdy A.
    Shawkey, Heba A.
    MICROELECTRONICS JOURNAL, 2011, 42 (12) : 1370 - 1379
  • [34] Low-power asynchronous Viterbi decoder for wireless applications
    Kawokgy, M
    Salama, CAT
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 286 - 289
  • [35] A Low-Power Hybrid Adaptive CORDIC
    Hong-Thu Nguyen
    Xuan-Thuan Nguyen
    Cong-Kha Pham
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (04) : 496 - 500
  • [36] Implementation of SM4 Algorithm based on Asynchronous Dual-Rail Low-power Design
    Li, Youqi
    Wu, Xingjun
    Bai, Guoqiang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 616 - 618
  • [37] Deep Pipeline Circuit for Low-Power Spintronic Devices
    Pei, Zhenlin
    Shang, Liuting
    Jung, Sungyong
    Pan, Chenyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1962 - 1968
  • [38] Design of low-power low-area asynchronous iterative multiplier
    You, Heng
    Hei, Yong
    Yuan, Jia
    Tang, Weidi
    Bai, Xu
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2019, 16 (11)
  • [39] A novel low-power processor with variable pipeline control
    Shimada, Toshio
    Madokoro, Tadahiro
    Oshima, Hideki
    Kobayashi, Ryotaro
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 263 - 266
  • [40] A VLSI implementation of an adaptive-effort low-power Viterbi decoder for wireless communications
    Allan, G
    Simmons, S
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 1183 - 1188