Analyzing the Error Propagation in a Parameterizable Network-on-Chip Router

被引:0
|
作者
de Melo, Douglas Rossi [1 ,2 ,3 ]
Zeferino, Cesar Albenes [1 ]
Dilillo, Luigi [2 ]
Bezerra, Eduardo Augusto [2 ,3 ]
机构
[1] Univ Vale Itajai, Lab Embedded & Distributed Syst, Itajai, SC, Brazil
[2] Lab Informat Robot & Microelect Montpellier, Montpellier, France
[3] Univ Fed Santa Catarina, Lab Commun & Embedded Syst, Florianopolis, SC, Brazil
关键词
Systems-on-Chip; Networks-on-Chip; Router Architecture; Fault Tolerance;
D O I
10.1109/latw.2019.8704580
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The constant reduction in the components size in integrated circuits and the increase of the operating frequency make Systems-on-Chip (SoCs) more vulnerable to noise and other interference phenomena. Such phenomena can lead to faults, which generate errors that may result in a system crash. SoCs with dozens of cores use Networks-on-Chip as their interconnection architecture. In this context, this work presents an analysis of the error propagation in a parameterizable router architecture that allows different combinations of input and output controllers, data width and buffers depth. The router has been described focusing on design flexibility and low logical resource occupation. We elaborated different combinations of the router architecture and evaluated the error propagation by means of Single Event Upset fault injections. The synthesis results presented a reasonable increase in term of logical elements when applying wider data representations, and combinations using Mealy finite state machines in the routing component had the lowest error propagation rate at a price of a small degradation in the maximum operating frequency.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A low overhead load balancing router for network-on-chip
    Zhou Xiaofeng
    Liu Lu
    Zhu Zhangming
    Zhou Duan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (11)
  • [42] Clock Boosting Router: Increasing the Performance of an Adaptive Router in Network-on-Chip (NoC)
    Lee, S. E.
    Bagherzadeh, N.
    SCIENTIA IRANICA, 2008, 15 (06) : 579 - 588
  • [43] Analysis of a tandem network model of a single-router Network-on-Chip
    Paul Beekhuizen
    Dee Denteneer
    Ivo Adan
    Annals of Operations Research, 2008, 162 : 19 - 34
  • [44] Analysis of a tandem network model of a single-router network-on-chip
    Beekhuizen, Paul
    Denteneer, Dee
    Adan, Ivo
    ANNALS OF OPERATIONS RESEARCH, 2008, 162 (01) : 19 - 34
  • [45] Power-efficient error-resilient network-on-chip router using selective error correction code scheme
    Li, C. -L.
    Kim, Y. -W.
    Lee, Y. S.
    Han, T. H.
    ELECTRONICS LETTERS, 2018, 54 (24) : 1368 - 1369
  • [46] Design and Implementation of a Hybrid Switching Router for the Reconfigurable Network-on-Chip
    Nguyen, Hung K.
    Xuan-Tu Tran
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2016, : 328 - 333
  • [47] Comparing Leakage Reduction Techniques for an Asynchronous Network-on-Chip Router
    Fairouz, Abbas
    Abusultan, Monther
    Elshennawy, Amr
    Khatri, Sunil P.
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (03) : 414 - 427
  • [48] Towards the Formal Verification of Security Properties of a Network-on-Chip Router
    Sepulveda, Johanna
    Aboul-Hassan, Damian
    Sigl, Georg
    Becker, Bernd
    Sauer, Matthias
    2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [49] A Unique Low Power Network-on-Chip Virtual Channel Router
    Srrayvinya, O. L. M.
    Vinodhini, M.
    Murty, N. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 30 - 34
  • [50] Savior: A Reliable Fault Resilient Router Architecture for Network-on-Chip
    Hussain, Ayaz
    Irfan, Muhammad
    Baloch, Naveed Khan
    Draz, Umar
    Ali, Tariq
    Glowacz, Adam
    Dunai, Larisa
    Antonino-Daviu, Jose
    ELECTRONICS, 2020, 9 (11) : 1 - 18