Analyzing the Error Propagation in a Parameterizable Network-on-Chip Router

被引:0
|
作者
de Melo, Douglas Rossi [1 ,2 ,3 ]
Zeferino, Cesar Albenes [1 ]
Dilillo, Luigi [2 ]
Bezerra, Eduardo Augusto [2 ,3 ]
机构
[1] Univ Vale Itajai, Lab Embedded & Distributed Syst, Itajai, SC, Brazil
[2] Lab Informat Robot & Microelect Montpellier, Montpellier, France
[3] Univ Fed Santa Catarina, Lab Commun & Embedded Syst, Florianopolis, SC, Brazil
关键词
Systems-on-Chip; Networks-on-Chip; Router Architecture; Fault Tolerance;
D O I
10.1109/latw.2019.8704580
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The constant reduction in the components size in integrated circuits and the increase of the operating frequency make Systems-on-Chip (SoCs) more vulnerable to noise and other interference phenomena. Such phenomena can lead to faults, which generate errors that may result in a system crash. SoCs with dozens of cores use Networks-on-Chip as their interconnection architecture. In this context, this work presents an analysis of the error propagation in a parameterizable router architecture that allows different combinations of input and output controllers, data width and buffers depth. The router has been described focusing on design flexibility and low logical resource occupation. We elaborated different combinations of the router architecture and evaluated the error propagation by means of Single Event Upset fault injections. The synthesis results presented a reasonable increase in term of logical elements when applying wider data representations, and combinations using Mealy finite state machines in the routing component had the lowest error propagation rate at a price of a small degradation in the maximum operating frequency.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Tackling Permanent Faults in the Network-on-Chip Router Pipeline
    Poluri, Pavan
    Louri, Ahmed
    2013 25TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING (SBAC-PAD), 2013, : 49 - 56
  • [32] A novel technique for flit traversal in network-on-chip router
    Katta, Monika
    Ramesh, T. K.
    Plosila, Juha
    COMPUTING, 2023, 105 (12) : 2647 - 2673
  • [33] Roundabout: a Network-on-Chip Router with Adaptive Buffer Sharing
    Effiong, Charles
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 65 - 68
  • [34] Network-on-Chip Router Design with Buffer-Stealing
    Su, Wan-Ting
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [35] A Spare Router based Reliable Network-on-Chip Design
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    Manna, Kanchan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1957 - 1960
  • [36] Congestion-Aware Network-on-Chip Router Architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 137 - 144
  • [37] A Highly Adaptive and Efficient Router Architecture for Network-on-Chip
    Ahmadinia, Ali
    Shahrabi, Alireza
    COMPUTER JOURNAL, 2011, 54 (08): : 1295 - 1307
  • [38] Simulation of synchronous Network-on-chip router for System-on-chip communication
    Ilic, Marko R.
    Petrovic, Vladimir Z.
    Jovanovic, Goran S.
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 506 - 509
  • [39] A low overhead load balancing router for network-on-chip
    周小锋
    刘露
    朱樟明
    周端
    Journal of Semiconductors, 2016, 37 (11) : 91 - 97
  • [40] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233