Power Clock Generator design Using Delay Locked Loop For Adiabatic Logic

被引:0
|
作者
Pittala, Suresh Kumar [1 ]
Rani, A. Jhansi [2 ]
机构
[1] Acharya Nagarjuna Univ, Guntur 522510, Andhra Prades, India
[2] Velagapudi Ramakrishna Siddhartha Engn Coll, Dept ECE, Vijayawada, India
关键词
Adiabatic logic; Power Clock; Phase Combiner; CMOS; DLL; CMOS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Adiabatic circuits operate with low power consumption due to the retrieval of charge stored in the load capacitances of the circuits. The circuits are becoming a promising alternative to Bulk CMOS electronic circuits. The adiabatic logic families use CLOCK as power supply to the circuits whereas Bulk CMOS Circuits use constant voltage source. This paper presents an implementation of a power clock generator using delay locked loop for adiabatic circuit. The paper presents the detail implementation issues in the power clock generator design. The proposed design uses a Phase combiner which generates the power clock of frequency greater than 1 GHz. The extended version using FinFET based architecture will be proposed in future. The simulations are carried out in HSPICE using predictive technology models in 32nm.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Design of a Clock Doubler Based on Delay-Locked Loop in a 55 nm RF CMOS Process
    Kim, Ho-Won
    Kim, Sungjin
    Lee, Kang-Yoon
    ELECTRONICS, 2023, 12 (13)
  • [32] A Low-Cost Mixed Clock Generator for High Speed Adiabatic Logic
    Zhao, Zhou
    Srivastava, Ashok
    Peng, Lu
    Mohanty, Saraju P.
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 587 - 590
  • [33] A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP
    LEE, TH
    BULZACCHELLI, JF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1736 - 1746
  • [34] Design and analysis of a jitter-tolerant digital delay-locked-loop based fraction-of-clock delay line
    Burnham, JR
    Yeh, GK
    Sun, E
    Yang, CKK
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 352 - 353
  • [35] A Novel Design of an Efficient Low Power Phase Frequency Detector for Delay Locked Loop
    Garg, Shobhit Kumar
    Singh, Balwinder
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [36] Low Power Pulse Generator Design Using Hybrid Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (06) : 1266 - 1268
  • [37] Phase interpolator using delay locked loop
    Kim, T
    Kim, B
    2003 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2003, : 76 - 80
  • [38] Design of A Low Voltage Phase Locked Loop for Clock Generation
    Venkateswarlu, Mannem
    Sarangam, K.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [39] Design of low power differential logic using adiabatic switching technique
    Lo, CK
    Chan, PCH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A33 - A36
  • [40] Design of delay locked loop with frequency division technique
    Li, Wenyuan (lwy555@seu.edu.cn), 1600, International Workshop on Computer Science and Engineering (WCSE)