共 50 条
- [32] A Low-Cost Mixed Clock Generator for High Speed Adiabatic Logic 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 587 - 590
- [34] Design and analysis of a jitter-tolerant digital delay-locked-loop based fraction-of-clock delay line 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 352 - 353
- [35] A Novel Design of an Efficient Low Power Phase Frequency Detector for Delay Locked Loop PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
- [37] Phase interpolator using delay locked loop 2003 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2003, : 76 - 80
- [38] Design of A Low Voltage Phase Locked Loop for Clock Generation 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
- [39] Design of low power differential logic using adiabatic switching technique ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A33 - A36
- [40] Design of delay locked loop with frequency division technique Li, Wenyuan (lwy555@seu.edu.cn), 1600, International Workshop on Computer Science and Engineering (WCSE)