50-nm MOSFET with electrically induced source/drain extensions

被引:0
|
作者
Han, S [1 ]
Chang, SI
Shin, H
Lee, J
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Wonkwang Univ, Sch Elect Engn, Iksan 570749, South Korea
关键词
D O I
暂无
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A new bulk 50-nm MOSFET with n(+) poly-Si side gates has been proposed and fabricated by using a mix-and-match technique. A main gate with a work function different from that of n(+) poly-Si side gates is adopted. In this work, p(+) poly-Si is used for the main gate. Due to n(+) floating side gates (FSG) at both sides of the main gate, inversion layer is induced under the FSG and acts as an extended source/drain (S/D). Using 50-nm E-beam lithography and electron cyclotron resonance N2O radical oxidation for the inter-gate oxide, a 50-nm NMOSFET was fabricated successfully, From the I-V characteristics, we obtained I-on = 690 muA/mum at V-GS-V-TH = V-DS = 1.5 V for an intrinsic 50-nm NMOSFET with a 3-nm gate oxide. We investigated the effect of the FSGs on the device characteristics and verified their reasonable operation. The coupling ratio of the main gate to the FSG of the device was about 0.75. We found that the device had excellent short-channel threshold-voltage (V-TH) roll-off characteristics due to ail ultra shallow induced extended S/D.
引用
收藏
页码:39 / 44
页数:6
相关论文
共 50 条
  • [31] Source/drain resistance of UTB SOI MOSFET
    Ke, Wei
    Zhang, Shengdong
    Liu, Xiaoyan
    Han, Ruqi
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 405 - 408
  • [32] Validation of MOSFET model source - Drain symmetry
    McAndrew, Colin C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2202 - 2206
  • [33] In-depth characterization of the hole mobility in 50-nm process-induced strained MOSFETs
    Andrieu, F
    Ernst, T
    Ravit, C
    Jurczak, M
    Ghibaudo, G
    Deleonibus, S
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (10) : 755 - 757
  • [34] Impact of the drain and source extensions on nanoscale Double-Gate Junction less MOSFET analog and RF performances
    Bentrcia, T.
    Djeffal, F.
    Chebaki, E.
    Arar, D.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2016, 42 : 264 - 267
  • [35] Numerical investigation of nanoscale double-gate junctionless MOSFET with drain and source extensions including interfacial defects
    Bentrcia, Toufik
    Djeffal, Faycal
    Arar, Djemai
    Meguellati, M.
    PHYSICA STATUS SOLIDI C: CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 13 NO 4, 2016, 13 (04): : 151 - 155
  • [36] Cylindrical surrounding-gate MOSFETs with electrically induced source/drain extension
    Li, Cong
    Zhuang, Yiqi
    Han, Ru
    MICROELECTRONICS JOURNAL, 2011, 42 (02) : 341 - 346
  • [37] Performance Characteristics of 65nm PFETs Using Molecular Implant Species for Source and Drain Extensions
    Tan, C. F.
    Teo, L. W.
    Yin, C-S.
    Lee, J. G.
    Liu, J.
    See, A.
    Zhou, M. S.
    Quek, E.
    Chu, S.
    Hatem, C.
    Variam, N.
    Arevalo, E.
    Gupta, A.
    Mehta, S.
    DOPING ENGINEERING FOR FRONT-END PROCESSING, 2008, 1070 : 99 - +
  • [38] CMOS shallow-trench-isolation to 50-nm channel widths
    Vandervoorn, P
    Gan, D
    Krusius, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (06) : 1175 - 1182
  • [39] Role of source/drain junction on plasma induced gate charging damage in N MOSFET
    Lin, W
    Sery, G
    2001 6TH INTERNATIONAL SYMPOSIUM ON PLASMA- AND PROCESS-INDUCED DAMAGE, 2001, : 112 - 115
  • [40] The effects of process induced gate-to-source/drain junction separation in MOSFET structures
    Rowlands, D
    Dimitrijev, S
    Harrison, HB
    MICROELECTRONICS RELIABILITY, 1998, 38 (12) : 1855 - 1866