50-nm MOSFET with electrically induced source/drain extensions

被引:0
|
作者
Han, S [1 ]
Chang, SI
Shin, H
Lee, J
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Wonkwang Univ, Sch Elect Engn, Iksan 570749, South Korea
关键词
D O I
暂无
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A new bulk 50-nm MOSFET with n(+) poly-Si side gates has been proposed and fabricated by using a mix-and-match technique. A main gate with a work function different from that of n(+) poly-Si side gates is adopted. In this work, p(+) poly-Si is used for the main gate. Due to n(+) floating side gates (FSG) at both sides of the main gate, inversion layer is induced under the FSG and acts as an extended source/drain (S/D). Using 50-nm E-beam lithography and electron cyclotron resonance N2O radical oxidation for the inter-gate oxide, a 50-nm NMOSFET was fabricated successfully, From the I-V characteristics, we obtained I-on = 690 muA/mum at V-GS-V-TH = V-DS = 1.5 V for an intrinsic 50-nm NMOSFET with a 3-nm gate oxide. We investigated the effect of the FSGs on the device characteristics and verified their reasonable operation. The coupling ratio of the main gate to the FSG of the device was about 0.75. We found that the device had excellent short-channel threshold-voltage (V-TH) roll-off characteristics due to ail ultra shallow induced extended S/D.
引用
收藏
页码:39 / 44
页数:6
相关论文
共 50 条
  • [21] Simulation of 50-nm Gate Graphene Nanoribbon Transistors
    Bondja, Cedric Nanmeni
    Geng, Zhansong
    Granzner, Ralf
    Pezoldt, Joerg
    Schwierz, Frank
    ELECTRONICS, 2016, 5 (01):
  • [22] Analog and RF Performance Analysis of a Junctionless Electrically Induced Source/Drain Extension Cylindrical Surround Gate (JLEJ-CSG) MOSFET
    Gupta S.K.
    Baishya S.
    Journal of The Institution of Engineers (India): Series B, 2015, 96 (3) : 211 - 216
  • [23] Improved analog and RF performances of gate-all-around junctionless MOSFET with drain and source extensions
    Djeffal, F.
    Ferhati, H.
    Bentrcia, T.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 90 : 132 - 140
  • [24] 50-nm self-aligned and "standard" T-gate InP pHEMT comparison: The influence of parasitics on performance at the 50-nm node
    Moran, David A. J.
    McLelland, Helen
    Elgaid, Khaled
    Whyte, Griogair
    Stanley, Colin R.
    Thayne, Iain
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (12) : 2920 - 2925
  • [25] Analysis of a novel elevated source drain MOSFET with-induced gate-induced drain-leakage current
    Kim, KW
    Choi, CS
    Choi, WY
    2000 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 2000, : 36 - 39
  • [26] Performance investigation of 50-nm insulated-shallow-extension gate-stack (ISEGaS) MOSFET for mixed mode applications
    Kaur, Ravneet
    Chaujar, Rishu
    Saxena, Manoj
    Gupta, R. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (02) : 365 - 368
  • [27] Microstructures of 50-nm cu interconnects along the longitudinal direction
    Khoo, Khyoupin
    Onuki, Jin
    Nagano, Takahiro
    Tashiro, Suguru
    Chonan, Yasunori
    Akahoshi, Haruo
    Haba, Toshio
    Tobita, Toshimi
    Chiba, Masahiro
    Ishikawa, Kensuke
    MATERIALS TRANSACTIONS, 2007, 48 (10) : 2703 - 2707
  • [28] 50-nm Local Anodic Oxidation Technology of Semiconductor Heterostructures
    Martaus, Jozef
    Cambel, Vladimir
    Gregusova, Dagmar
    Kudela, Robert
    Fedor, Jan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2010, 10 (07) : 4448 - 4453
  • [29] A NOVEL ELEVATED MOSFET SOURCE DRAIN STRUCTURE
    ORLOWSKI, M
    MAZURE, C
    NOELL, M
    IEEE ELECTRON DEVICE LETTERS, 1991, 12 (11) : 593 - 595
  • [30] ANALYTICAL TREATMENT OF MOSFET SOURCE DRAIN RESISTANCE
    PIMBLEY, JM
    CUMBERBATCH, E
    HAGAN, PS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (04) : 834 - 838