50-nm MOSFET with electrically induced source/drain extensions

被引:0
|
作者
Han, S [1 ]
Chang, SI
Shin, H
Lee, J
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Wonkwang Univ, Sch Elect Engn, Iksan 570749, South Korea
关键词
D O I
暂无
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A new bulk 50-nm MOSFET with n(+) poly-Si side gates has been proposed and fabricated by using a mix-and-match technique. A main gate with a work function different from that of n(+) poly-Si side gates is adopted. In this work, p(+) poly-Si is used for the main gate. Due to n(+) floating side gates (FSG) at both sides of the main gate, inversion layer is induced under the FSG and acts as an extended source/drain (S/D). Using 50-nm E-beam lithography and electron cyclotron resonance N2O radical oxidation for the inter-gate oxide, a 50-nm NMOSFET was fabricated successfully, From the I-V characteristics, we obtained I-on = 690 muA/mum at V-GS-V-TH = V-DS = 1.5 V for an intrinsic 50-nm NMOSFET with a 3-nm gate oxide. We investigated the effect of the FSGs on the device characteristics and verified their reasonable operation. The coupling ratio of the main gate to the FSG of the device was about 0.75. We found that the device had excellent short-channel threshold-voltage (V-TH) roll-off characteristics due to ail ultra shallow induced extended S/D.
引用
收藏
页码:39 / 44
页数:6
相关论文
共 50 条
  • [1] 50 nm MOSFET with electrically induced source/drain (S/D) extensions
    Han, SY
    Chang, SI
    Lee, J
    Shin, HC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (09) : 2058 - 2064
  • [2] A 25-nm MOSFET with an electrically induced source/drain
    Chang, S
    Han, S
    Shin, H
    Lee, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2000, 37 (06) : 902 - 906
  • [3] A new 50-nm nMOSFET with side-gates for virtual source-drain extensions
    Choi, YJ
    Choi, BY
    Kim, KR
    Lee, JD
    Park, BG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (10) : 1833 - 1835
  • [4] Analytical threshold voltage model for cylindrical surrounding-gate MOSFET with electrically induced source/drain extensions
    Li, Cong
    Zhuang, Yiqi
    Han, Ru
    Jin, Gang
    Bao, Junlin
    MICROELECTRONICS RELIABILITY, 2011, 51 (12) : 2053 - 2058
  • [5] 50-nm gate Schottky source/drain p-MOSFETs with a SiGe channel
    Ikeda, K
    Yamashita, Y
    Endoh, A
    Fukano, T
    Hikosaka, K
    Mimura, T
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (11) : 670 - 672
  • [6] Side-gate design optimization of 50 nm MOSFETs with electrically induced source/drain
    Choi, WY
    Choi, BY
    Woo, DS
    Choi, YJ
    Lee, JD
    Park, BG
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (4B): : 2345 - 2347
  • [7] Design of 50-nm vertical MOSFET incorporating a dielectric pocket
    Donaghy, D
    Hall, S
    de Groot, CH
    Kunz, VD
    Ashburn, P
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (01) : 158 - 161
  • [8] Matching analysis of deposition defined 50-nm MOSFET's
    Horstmann, JT
    Hilleringmann, U
    Goser, KF
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (01) : 299 - 306
  • [9] Recessed source/drain for sub-50 nm UTB SOI MOSFET
    Ke, Wei
    Han, Xu
    Li, Dingyu
    Wang, Xinan
    Zhang, Tianyi
    Han, Ruqi
    Zhang, Shengdong
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2007, 22 (05) : 577 - 583
  • [10] SUBQUARTER-MICROMETER PMOSFETS WITH 50-NM SOURCE AND DRAIN FORMED BY RAPID VAPOR-PHASE DOPING (RVD)
    KIYOTA, Y
    NAKAMURA, T
    INADA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (03) : 362 - 366