Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures

被引:0
|
作者
Kaliraj, Pradheep Khanna [1 ]
Sieber, Patrick [1 ]
Ganguly, Amlan [1 ]
Datta, Ipshita [2 ]
Datta, Debasish [2 ]
机构
[1] Rochester Inst Technol, Dept Comp Engn, Rochester, NY 14623 USA
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
来源
2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC) | 2012年
关键词
Network-on-Chip; photonic interconnects; performance evaluation;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Network-on-Chip (NoC) is the preferred communication backbone for modern multicore chips. However, the multi-hop data transmission using wireline interconnects result in high energy dissipation and latency. Photonic interconnects have emerged as a promising alternative to the conventional metal/dielectric based on-chip wireline interconnects. Several novel architectures have been proposed using photonic waveguides as interconnects, which are capable of reducing the energy dissipation in data transfer significantly. However, the issues of reliability arising due to waveguide losses and adjacent channel crosstalk in photonic waveguides have not received much attention till date. In this paper we evaluate the performance of a photonic NoC architecture designed by segmenting the waveguides into smaller parts to limit the waveguide losses. This multi-segmented bus based photonic NoC (MSB-PNoC) architecture has been shown to provide higher levels of reliability than state-of-the-art photonic NoCs. Through detailed system level simulations in this work we demonstrate that the MSB-PNoC has a better performance and lower energy dissipation compared to the conventional mesh NoC while also providing better reliability in data transfer than other photonic NoCs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Reliability-aware application mapping onto mesh based Network-on-Chip
    Chatterjee, Navonil
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 92 - 113
  • [42] A deep learning based latency aware predictive routing model for network-on-chip architectures
    Sudhakar, M. Venkata
    Reddy, P. Rahul
    Penchalaiah, Usthulamuri
    Reddy, P. Raghava
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2023, 36 (17)
  • [43] An Energy-Aware Mapping Algorithm for Mesh-based Network-on-Chip Architectures
    Sun, Jin
    Zhang, Yi
    PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, : 357 - 361
  • [44] Communication Power Optimization for Network-on-Chip Architectures
    Shin, Dongkun
    Kim, Jihong
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 165 - 176
  • [45] Exploiting Software Pipelining for Network-on-Chip architectures
    Li, Feihui
    Kandemir, Mahmut
    Kolcu, Ibrahim
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 295 - +
  • [46] A power and energy exploration of Network-on-Chip architectures
    Banerjee, Arnab
    Mullins, Robert
    Moore, Simon
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 163 - +
  • [47] Introduction to the Special Issue on Network-on-Chip Architectures
    Daneshtalab, Masoud
    Palesi, Maurizio
    Mak, Terrence
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (08) : 257 - 259
  • [48] Timing-Resilient Network-on-Chip Architectures
    Panteloukas, Alexandros
    Psarras, Anastasios
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 77 - 82
  • [49] Packet switching optical network-on-chip architectures
    Zhang, Lei
    Regentova, Emma E.
    Tan, Xianfang
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 697 - 714
  • [50] On the Effects of Process Variation in Network-on-Chip Architectures
    Nicopoulos, Chrysostomos
    Srinivasan, Suresh
    Yanamandra, Aditya
    Park, Dongkook
    Narayanan, Vijaykrishnan
    Das, Chita R.
    Irwin, Mary J.
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2010, 7 (03) : 240 - 254