Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures

被引:0
|
作者
Kaliraj, Pradheep Khanna [1 ]
Sieber, Patrick [1 ]
Ganguly, Amlan [1 ]
Datta, Ipshita [2 ]
Datta, Debasish [2 ]
机构
[1] Rochester Inst Technol, Dept Comp Engn, Rochester, NY 14623 USA
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
来源
2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC) | 2012年
关键词
Network-on-Chip; photonic interconnects; performance evaluation;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Network-on-Chip (NoC) is the preferred communication backbone for modern multicore chips. However, the multi-hop data transmission using wireline interconnects result in high energy dissipation and latency. Photonic interconnects have emerged as a promising alternative to the conventional metal/dielectric based on-chip wireline interconnects. Several novel architectures have been proposed using photonic waveguides as interconnects, which are capable of reducing the energy dissipation in data transfer significantly. However, the issues of reliability arising due to waveguide losses and adjacent channel crosstalk in photonic waveguides have not received much attention till date. In this paper we evaluate the performance of a photonic NoC architecture designed by segmenting the waveguides into smaller parts to limit the waveguide losses. This multi-segmented bus based photonic NoC (MSB-PNoC) architecture has been shown to provide higher levels of reliability than state-of-the-art photonic NoCs. Through detailed system level simulations in this work we demonstrate that the MSB-PNoC has a better performance and lower energy dissipation compared to the conventional mesh NoC while also providing better reliability in data transfer than other photonic NoCs.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A High-performance Network-on-Chip Topology for Neuromorphic Architectures
    Akbari, Nasrin
    Modarressi, Mehdi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE) AND IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC), VOL 2, 2017, : 9 - 16
  • [22] LumiNOC: A Power-Efficient, High-Performance, Photonic Network-on-Chip for Future Parallel Architectures
    Li, Cheng
    Browning, Mark
    Gratz, Paul V.
    Palermo, Samuel
    PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'12), 2012, : 421 - 422
  • [23] PIRATE: A framework for power/performance exploration of network-on-chip architectures
    Palermo, C
    Silvano, C
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 521 - 531
  • [24] Energy Aware Scheduling and Dynamic Job Mapping Algorithm for Network-on-Chip Architectures
    Kalaivani, J.
    Vinayagasundaram, B.
    2016 5TH INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION TECHNOLOGY (ICRTIT), 2016,
  • [25] Performance analysis of mixed communication architectures: Bus and Network-on-Chip
    Gigli, Stefano
    Conti, Massimo
    VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
  • [26] A Reliability Aware Application Mapping onto Mesh based Network-on-Chip
    Chatterjee, Navonil
    Reddy, Sheshivardhan
    Reddy, Shilpa
    Chattopadhyay, Santanu
    2016 3RD INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN INFORMATION TECHNOLOGY (RAIT), 2016, : 537 - 542
  • [27] METEOR: Hybrid Photonic Ring-Mesh Network-on-Chip for Multicore Architectures
    Bahirat, Shirish
    Pasricha, Sudeep
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [28] Network-on-chip architectures and design methods
    Benini, L
    Bertozzi, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 261 - 272
  • [29] A Survey on Optical Network-on-Chip Architectures
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    ACM COMPUTING SURVEYS, 2018, 50 (06)
  • [30] Performance Evaluation of Network on Chip Architectures
    Gehlot, Pratiksha
    Chouhan, Shailesh Singh
    2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 124 - 127