A 0.87 mW 7MHz-BW 76dB-SNDR Passive Noise-Shaping Modulator Based On A SAR ADC

被引:0
|
作者
Dai, Zhiyuan [1 ]
Hu, Hang [1 ]
Li, Manxin [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The successive approximation register (SAR) ADC plays a key role in moderate resolution and conversion rate. In higher resolution occasion, pipeline ADC is a better choice but it needs higher power consumption. SAR ADC with a passive noise-shaping modulator is an appropriate choice to increase the ENOB and save power consumption. This paper proposes a design of a 3rd order passive noise-shaping modulator based on a SAR ADC in 65 nm CMOS technology, The simulation result realizes 76 dB SNDR at 80MS/s sampling frequency. It only consumes 0.87mW and achieves a FoMw of 11.9fJ/conv. step and FoMs of 175.22dB.
引用
收藏
页码:28 / 31
页数:4
相关论文
共 50 条
  • [41] An 80dB-SNDR 98dB-SFDR Noise-Shaping SAR ADC with Duty-Cycled Amplifier and Digital-Predicted Mismatch Error Shaping
    Li, Hanyue
    Shen, Yuting
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 387 - 390
  • [42] A 44-μW, 91.3-dB SNDR DT 16 Modulator With Second-Order Noise-Shaping SAR Quantizer
    Wang, Ling
    Liu, Shubin
    Zhang, Yanbo
    Zhong, Longjie
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3575 - 3583
  • [43] A 50MHz-Bandwidth 70.4dB-SNDR Calibration-Free Time-Interleaved 4th-Order Noise-Shaping SAR ADC
    Jie, Lu
    Zheng, Boyi
    Flynn, Michael P.
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 332 - +
  • [44] A 625kHz-BW, 79.3dB-SNDR Second-Order Noise-Shaping SAR ADC Using High-Efficiency Error-Feedback Structure
    Yi, Pinyun
    Liang, Yuhua
    Liu, Shubin
    Xu, Nuo
    Fang, Liang
    Hao, Yue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 859 - 863
  • [45] A 12-Bit ENOB 8MHz BW Noise-Shaping SAR ADC Using High-Speed Switches
    Dai, Zhiyuan
    Hu, Hang
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 392 - 395
  • [46] An 80MHz-BW 640MS/s Time-Interleaved Passive Noise-Shaping SAR ADC in 22nm FDSOI Process
    Lin, Chin-Yu
    Lin, Ying-Zu
    Tsai, Chih-Hou
    Lu, Chao-Hsin
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 378 - +
  • [47] A 93.6dB-SNDR 5kHz-BW Fully Dynamic Hybrid CT-DT Noise Shaping SAR ADC
    Meng, Lingxin
    Zhao, Menglian
    Tan, Zhichao
    2024 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE, CICC, 2024,
  • [48] A 1mW 20MHz Bandwidth 9.51-ENOB Dynamic-Amplifier-Based Noise-Shaping SAR ADC
    Ghaedrahmati, Hanie
    Xue, Jianfeng
    Jin, Jing
    Zhou, Jianjun
    2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 9 - 12
  • [49] An 85.6-dB SNDR 1.5 MHz-BW NS-pipelined SAR ADC employing the gain-error-shaping technique to enhance the ADC linearity
    Liang, Wenjie
    Chen, Dazheng
    MICROELECTRONICS JOURNAL, 2025, 157
  • [50] A 79.1dB-SNDR 20MHz-BW 2nd-Order SAR-Assisted Noise-Shaping Pipeline ADC with Gain and Offset Background Calibrations Based on Convergence Enhanced Split-Over-Time Architecture
    Zhang, Yanbo
    Zhang, Jin
    Liu, Shubin
    Zhu, Zhangming
    Zhu, Yan
    Chan, Chi-hang
    Martins, R. P.
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,