Scaling trends of power noise in 3-D ICs

被引:9
|
作者
Xu, Kan [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
Through silicon vias (TSVs); 3-D integrated circuits (3-D ICs); Inductive coupling; Power supply noise; Technology scaling; TSV;
D O I
10.1016/j.vlsi.2015.07.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power supply noise in three-dimensional integrated circuits (3-D ICs) considering scaled CMOS and through silicon via (TSV) technologies is the focus of this paper. A TSV and inductance aware cell-based 3-D power network model is proposed and evaluated. Constant TSV aspect ratio and constant TSV area penalty scaling, as two scenarios of TSV technology scaling, are discussed. A comparison of power noise among via-first, via-middle, and via-last TSV technologies with CMOS scaling is also presented. When the TSV technology is a primary bottleneck in high performance 3-D ICs, an increasing TSV area penalty should be adopted to produce lower power noise. As a promising TSV technology, via-middle TSVs are shown to produce the lowest power noise with CMOS technology scaling. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:139 / 148
页数:10
相关论文
共 50 条
  • [21] Design Methodologies for Low-Power 3-D ICs With Advanced Tier Partitioning
    Jung, Moongon
    Song, Taigon
    Peng, Yarui
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2109 - 2117
  • [22] Co-Optimization and Analysis of Signal, Power, and Thermal Interconnects in 3-D ICs
    Lee, Young-Joon
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1635 - 1648
  • [23] Constant Voltage-Based Power Delivery Scheme for 3-D ICs and Interposers
    Telikepalli, Satyanarayana
    Zhang, David C.
    Swaminathan, Madhavan
    Keezer, David
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (11): : 1907 - 1916
  • [24] Decoupling Capacitor Topologies for TSV-Based 3-D ICs With Power Gating
    Wang, Hailang
    Salman, Emre
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2983 - 2991
  • [25] Effective Layout Scheme of Power and Ground TSVs for More Reliable Power Delivery in 3-D ICs
    Zhu, Weijun
    Dong, Gang
    Mei, Zheng
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [26] 3-D Transient Analysis of TSV-Induced Substrate Noise: Improved Noise Reduction in 3-D-ICs With Incorporation of Guarding Structures
    Lin, Leo Jyun-Hong
    Chiou, Yih-Peng
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (06) : 660 - 662
  • [27] Comprehensive Physical Design Flow Incorporating 3-D Connections for Monolithic 3-D ICs
    Kim, Suwan
    Park, Heechun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1944 - 1956
  • [28] 3-D Stacked Tier-Specific Microfluidic Cooling for Heterogeneous 3-D ICs
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (11): : 1811 - 1819
  • [29] Enhanced Wafer Matching Heuristics for 3-D ICs
    Pavlidis, Vasilis F.
    Xu, Hu
    De Micheli, Giovanni
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [30] 3-D ICs with TSVs:The hard work continues
    Jan Vardaman, E.
    Electronic Device Failure Analysis, 2013, 15 (03): : 46 - 47