Design Methodologies for Low-Power 3-D ICs With Advanced Tier Partitioning

被引:10
|
作者
Jung, Moongon [1 ]
Song, Taigon [2 ]
Peng, Yarui [2 ]
Lim, Sung Kyu [2 ]
机构
[1] Intel, Intel Labs, Santa Clara, CA 95054 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3-D integrated circuits; block folding; low power; physical design methods; ANALYTICAL PLACEMENT;
D O I
10.1109/TVLSI.2017.2670508
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power is considered as the driving force for 3-D ICs, yet there have been few thorough design studies on how to reduce power in 3-D ICs. In this paper, we discuss computer-aided design techniques and design methodologies to reduce power consumption in 3-D IC designs using a commercial grade CPU core (OpenSPARC T2 core). To demonstrate power benefits in 3-D ICs, four design techniques are explored: 1) 3-D floorplanning; 2) metal layer usage control for intrablock-level routing; 3) dual-Vth design; and 4) functional unit block (FUB) folding. The benefits and challenges of multiple FUB folding are also discussed. Finally, the through-silicon via technology scaling impact on FUB folding and 3-D power benefit is examined. With the aforementioned methods combined, our 2-tier 3-D designs provide up to 52.3% reduced footprint, 27.9% shorter wirelength, 35.4% decreased buffer cell count, and 27.8% power reduction over the 2-D counterpart under the same performance.
引用
收藏
页码:2109 / 2117
页数:9
相关论文
共 50 条
  • [1] Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs
    Zhao, Xin
    Lewis, Dean L.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 732 - 745
  • [2] A Machine Learning-Powered Tier Partitioning Methodology for Monolithic 3-D ICs
    Lu, Yi-Chen
    Pentapati, Sai
    Zhu, Lingjun
    Murali, Gauthaman
    Samadi, Kambiz
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (11) : 4575 - 4586
  • [3] Four-tier Monolithic 3D ICs: Tier Partitioning Methodology and Power Benefit Study
    Kim, Kwang Min
    Sinha, Saurabh
    Cline, Brian Tracy
    Yeric, Greg
    Lim, Sung Kyu
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 70 - 75
  • [4] More Power Reduction With 3-Tier Logic-on-Logic 3-D ICs
    Song, Taigon
    Panth, Shreepad
    Chae, Yoo-Jin
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (12) : 2056 - 2067
  • [5] Variation-Tolerant and Low-Power Clock Network Design for 3D ICs
    Zhao, Xin
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 2007 - 2014
  • [6] Design and CAD Methodologies for Low Power Gate-level Monolithic 3D ICs
    Panth, Shreepad
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 171 - 176
  • [7] Low-Power Clock Tree Synthesis for 3D-ICs
    Lu, Tiantao
    Srivastava, Ankur
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (03)
  • [8] 3-D Stacked Tier-Specific Microfluidic Cooling for Heterogeneous 3-D ICs
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (11): : 1811 - 1819
  • [9] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [10] Contactless Inter-Tier Communication for Heterogeneous 3-D ICs
    Papistas, Ioannis A.
    Pavlidis, Vasilis F.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2585 - 2588