Scaling trends of power noise in 3-D ICs

被引:9
|
作者
Xu, Kan [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
Through silicon vias (TSVs); 3-D integrated circuits (3-D ICs); Inductive coupling; Power supply noise; Technology scaling; TSV;
D O I
10.1016/j.vlsi.2015.07.007
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power supply noise in three-dimensional integrated circuits (3-D ICs) considering scaled CMOS and through silicon via (TSV) technologies is the focus of this paper. A TSV and inductance aware cell-based 3-D power network model is proposed and evaluated. Constant TSV aspect ratio and constant TSV area penalty scaling, as two scenarios of TSV technology scaling, are discussed. A comparison of power noise among via-first, via-middle, and via-last TSV technologies with CMOS scaling is also presented. When the TSV technology is a primary bottleneck in high performance 3-D ICs, an increasing TSV area penalty should be adopted to produce lower power noise. As a promising TSV technology, via-middle TSVs are shown to produce the lowest power noise with CMOS technology scaling. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:139 / 148
页数:10
相关论文
共 50 条
  • [41] Small Delay Testing for TSVs in 3-D ICs
    Huang, Shi-Yu
    Lin, Yu-Hsiang
    Tsai, Kun-Han
    Cheng, Wu-Tung
    Sunter, Stephen
    Chou, Yung-Fa
    Kwai, Ding-Ming
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1031 - 1036
  • [42] Compact Modeling and Analysis of Coupling Noise Induced by Through-Si-Vias in 3-D ICs
    Xu, Chuan
    Suaya, Roberto
    Banerjee, Kaustav
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [43] On Continuing DNN Accelerator Architecture Scaling Using Tightly Coupled Compute-on-Memory 3-D ICs
    Murali, Gauthaman
    Iyer, Aditya
    Zhu, Lingjun
    Tong, Jianming
    Martinez, Francisco Munoz
    Srinivasa, Srivatsa Rangachar
    Karnik, Tanay
    Krishna, Tushar
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (10) : 1603 - 1613
  • [44] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [45] Electromigration Study for Multiscale Power/Ground Vias in TSV-Based 3-D ICs
    Pak, Jiwoo
    Lim, Sung Kyu
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (12) : 1873 - 1885
  • [46] Power Noise in TSV-Based 3-D Integrated Circuits
    Savidis, Ioannis
    Kose, Selcuk
    Friedman, Eby G.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) : 587 - 597
  • [47] Thermal Via Allocation for 3-D ICs Considering Temporally and Spatially Variant Thermal Power
    Yu, Hao
    Shi, Yiyu
    He, Lei
    Karnik, Tanay
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (12) : 1609 - 1619
  • [48] Temperature-Aware Floorplanning of 3-D ICs Considering Thermally Dependent Leakage Power
    Deng, Yangdong
    Li, Peng
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 177 - 188
  • [49] System-Level Power Delivery Network Analysis and Optimization for Monolithic 3-D ICs
    Chang, Kyungwook
    Das, Shidhartha
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 888 - 898
  • [50] Power, Performance, Area, and Cost Analysis of Face-to-Face-Bonded 3-D ICs
    Agnesina, Anthony
    Brunion, Moritz
    Kim, Jinwoo
    Garcia-Ortiz, Alberto
    Milojevic, Dragomir
    Catthoor, Francky
    Mirabelli, Gioele
    Komalan, Manu
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (03): : 300 - 314