共 50 条
- [41] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing 2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
- [42] Error-Resilient Low-Power DSP via Path-Delay Shaping PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 1008 - 1013
- [43] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
- [44] ASIC DESIGN OF LOW POWER VLSI ARCHITECTURE FOR DIFFERENT MULTIPLIER ALGORITHMS USING COMPRESSORS 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 387 - 392
- [46] Low-power multiplier designs using dual supply voltage technique 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 13 - 16
- [47] A low-power booth multiplier using novel data partition method PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 54 - 57
- [49] A Low Error, Hardware Efficient Logarithmic Multiplier Circuits, Systems, and Signal Processing, 2022, 41 : 485 - 513