Energy Efficient Error Resilient Multiplier Using Low-power Compressors

被引:1
|
作者
Deepsita, Skandha S. [1 ]
Kumar, Dhayala M. [1 ]
Mahammad, Noor S. K. [1 ]
机构
[1] IIITD&M Kancheepuram, Chennai, Tamil Nadu, India
关键词
Approximate hardware; approximate compressors; approximate multipliers; energy efficient hardware; discrete cosine transform (DCT); APPROXIMATION;
D O I
10.1145/3488837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The approximate hardware design can save huge energy at the cost of errors incurred in the design. This article proposes the approximate algorithm for low-power compressors, utilized to build approximate multiplier with low energy and acceptable error profiles. This article presents two design approaches (DA1 and DA2) for higher bit size approximate multipliers. The proposed multiplier of DA1 have no propagation of carry signal from LSB to MSB, resulted in a very high-speed design. The increment in delay, power, and energy are not exponential with increment of multiplier size (n) for DA1 multiplier. It can be observed that the maximum combinations lie in the threshold Error Distance of 5% of the maximum value possible for any particular multiplier of size n. The proposed 4-bit DA1 multiplier consumes only 1.3 fJ of energy, which is 87.9%, 78%, 94%, 67.5%, and 58.9% less when compared to M1, M2, LxA, MxA, accurate designs respectively. The DA2 approach is recursive method, i.e., n-bit multiplier built with n/2-bit sub-multipliers. The proposed 8-bit multiplication has 92% energy savings with Mean Relative Error Distance (MRED) of 0.3 for the DA1 approach and at least 11% to 40% of energy savings with MRED of 0.08 for the DA2 approach. The proposed multipliers are employed in the image processing algorithm of DCT, and the quality is evaluated. The standard PSNR metric is 55 dB for less approximation and 35 dB for maximum approximation.
引用
收藏
页数:26
相关论文
共 50 条
  • [41] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing
    Zhang, En-Hui
    Huang, Shih-Hsu
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [42] Error-Resilient Low-Power DSP via Path-Delay Shaping
    Whatmough, Paul
    Das, Shidhartha
    Bull, David
    Darwazeh, Izzat
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 1008 - 1013
  • [43] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems
    Bhardwaj, Kartikeya
    Mane, Pravin S.
    Henkel, Joerg
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
  • [44] ASIC DESIGN OF LOW POWER VLSI ARCHITECTURE FOR DIFFERENT MULTIPLIER ALGORITHMS USING COMPRESSORS
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 387 - 392
  • [45] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [46] Low-power multiplier designs using dual supply voltage technique
    Supmonchai, B.
    Chunak, P.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 13 - 16
  • [47] A low-power booth multiplier using novel data partition method
    Park, J
    Kim, S
    Lee, YS
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 54 - 57
  • [48] An Ultra-Efficient Approximate Multiplier With Error Compensation for Error-Resilient Applications
    Sabetzadeh, Farnaz
    Moaiyeri, Mohammad Hossein
    Ahmadinejad, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 776 - 780
  • [49] A Low Error, Hardware Efficient Logarithmic Multiplier
    L. Guna Sekhar Sai Harsha
    Bhaskara Rao Jammu
    Nalini Bodasingi
    Sreehari Veeramachaneni
    Noor Mohammad SK
    Circuits, Systems, and Signal Processing, 2022, 41 : 485 - 513
  • [50] Low-Power Approximate Multipliers Using Encoded Partial Products and Approximate Compressors
    Ansari, Mohammad Saeed
    Jiang, Honglan
    Cockburn, Bruce F.
    Han, Jie
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (03) : 404 - 416