Energy Efficient Error Resilient Multiplier Using Low-power Compressors

被引:1
|
作者
Deepsita, Skandha S. [1 ]
Kumar, Dhayala M. [1 ]
Mahammad, Noor S. K. [1 ]
机构
[1] IIITD&M Kancheepuram, Chennai, Tamil Nadu, India
关键词
Approximate hardware; approximate compressors; approximate multipliers; energy efficient hardware; discrete cosine transform (DCT); APPROXIMATION;
D O I
10.1145/3488837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The approximate hardware design can save huge energy at the cost of errors incurred in the design. This article proposes the approximate algorithm for low-power compressors, utilized to build approximate multiplier with low energy and acceptable error profiles. This article presents two design approaches (DA1 and DA2) for higher bit size approximate multipliers. The proposed multiplier of DA1 have no propagation of carry signal from LSB to MSB, resulted in a very high-speed design. The increment in delay, power, and energy are not exponential with increment of multiplier size (n) for DA1 multiplier. It can be observed that the maximum combinations lie in the threshold Error Distance of 5% of the maximum value possible for any particular multiplier of size n. The proposed 4-bit DA1 multiplier consumes only 1.3 fJ of energy, which is 87.9%, 78%, 94%, 67.5%, and 58.9% less when compared to M1, M2, LxA, MxA, accurate designs respectively. The DA2 approach is recursive method, i.e., n-bit multiplier built with n/2-bit sub-multipliers. The proposed 8-bit multiplication has 92% energy savings with Mean Relative Error Distance (MRED) of 0.3 for the DA1 approach and at least 11% to 40% of energy savings with MRED of 0.08 for the DA2 approach. The proposed multipliers are employed in the image processing algorithm of DCT, and the quality is evaluated. The standard PSNR metric is 55 dB for less approximation and 35 dB for maximum approximation.
引用
收藏
页数:26
相关论文
共 50 条
  • [31] A low-power complementary pass-transistor adiabatic multiplier based on 4-2 compressors
    Ye, X
    Hu, JP
    Tao, WJ
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 270 - 273
  • [32] Design and analysis of energy-efficient compressors based on low-power XOR gates in carbon nanotube technology
    Tavakkoli, Elmira
    Aminian, Mahdi
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (03) : 240 - 256
  • [33] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871
  • [34] A Low-Power DNN Accelerator With Mean-Error-Minimized Approximate Signed Multiplier
    Du, Laimin
    Ni, Leibin
    Liu, Xiong
    Peng, Guanqi
    Li, Kai
    Mao, Wei
    Yu, Hao
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 57 - 68
  • [35] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299
  • [36] A Low-Power, High-Performance Approximate Multiplier with Configurable Partial Error Recovery
    Liu, Cong
    Han, Jie
    Lombardi, Fabrizio
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [37] Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing
    Kumar, Pankaj
    Sharma, Rajender Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [38] Low-power domino logic multiplier using low-swing technique
    Rjoub, A.
    Koufopavlou, O.
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2 : 45 - 48
  • [39] A low-power multiplier with the spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 846 - 850
  • [40] Using Magnetic RAM to Build Low-Power and Soft Error-Resilient L1 Cache
    Sun, Hongbin
    Liu, Chuanyin
    Xu, Wei
    Zhao, Jizhong
    Zheng, Nanning
    Zhang, Tong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 19 - 28