Energy Efficient Error Resilient Multiplier Using Low-power Compressors

被引:1
|
作者
Deepsita, Skandha S. [1 ]
Kumar, Dhayala M. [1 ]
Mahammad, Noor S. K. [1 ]
机构
[1] IIITD&M Kancheepuram, Chennai, Tamil Nadu, India
关键词
Approximate hardware; approximate compressors; approximate multipliers; energy efficient hardware; discrete cosine transform (DCT); APPROXIMATION;
D O I
10.1145/3488837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The approximate hardware design can save huge energy at the cost of errors incurred in the design. This article proposes the approximate algorithm for low-power compressors, utilized to build approximate multiplier with low energy and acceptable error profiles. This article presents two design approaches (DA1 and DA2) for higher bit size approximate multipliers. The proposed multiplier of DA1 have no propagation of carry signal from LSB to MSB, resulted in a very high-speed design. The increment in delay, power, and energy are not exponential with increment of multiplier size (n) for DA1 multiplier. It can be observed that the maximum combinations lie in the threshold Error Distance of 5% of the maximum value possible for any particular multiplier of size n. The proposed 4-bit DA1 multiplier consumes only 1.3 fJ of energy, which is 87.9%, 78%, 94%, 67.5%, and 58.9% less when compared to M1, M2, LxA, MxA, accurate designs respectively. The DA2 approach is recursive method, i.e., n-bit multiplier built with n/2-bit sub-multipliers. The proposed 8-bit multiplication has 92% energy savings with Mean Relative Error Distance (MRED) of 0.3 for the DA1 approach and at least 11% to 40% of energy savings with MRED of 0.08 for the DA2 approach. The proposed multipliers are employed in the image processing algorithm of DCT, and the quality is evaluated. The standard PSNR metric is 55 dB for less approximation and 35 dB for maximum approximation.
引用
收藏
页数:26
相关论文
共 50 条
  • [21] A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation
    Du, Laimin
    Ni, Leibin
    Liu, Xiong
    Mao, Wei
    Yu, Hao
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 226 - 230
  • [22] Low-power and Area Efficient Approximate Multiplier with Reduced Partial Products
    Sukla, Mukesh Kumar
    Sethi, Kabiraj
    Panda, A. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 181 - 186
  • [23] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    VLSI DESIGN, 2013,
  • [24] Low Power Signal Processing via Approximate Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 546 - 551
  • [25] Low-Power Approximate Multiplier With Error Recovery Using a New Approximate 4-2 Compressor
    Strollo, Antonio G. M.
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Di Meo, Gennaro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [26] A ROM based Low-Power Multiplier
    Paul, Bipul C.
    Fujita, Shinobu
    Kajima, Masaki
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 69 - +
  • [27] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [28] A low-power clock frequency multiplier
    Faisal, Ibrahim
    Bayoumi, Magdy
    Zhao, Peiyi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1495 - 1498
  • [29] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [30] ERROR-RESILIENT LOW-POWER VITERBI DECODERS VIA STATE CLUSTERING
    Abdallah, Rami A.
    Shanbhag, Naresh R.
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 221 - 226